General-purpose timers (TIM9 to TIM14)
RM0090
660/1731
DocID018909 Rev 11
The delay between the rising edge on TI2 and the actual start of the counter is due to the
resynchronization circuit on TI2 input.
Figure 202. Control circuit in trigger mode
19.3.12 Timer
synchronization
(TIM9/12)
The TIM timers are linked together internally for timer synchronization or chaining. Refer to
Section 18.3.15: Timer synchronization on page 612
for details.
Note:
The clock of the slave timer must be enabled prior to receive events from the master timer,
and must not be changed on-the-fly while triggers are received from the master timer.
19.3.13 Debug
mode
When the microcontroller enters debug mode (Cortex
®
-M4 with FPU core halted), the TIMx
counter either continues to work normally or stops, depending on DBG_TIMx_STOP
configuration bit in DBG module. For more details, refer to
Section 38.16.2: Debug support
for timers, watchdog, bxCAN and I2C
.
Counter clock = ck_cnt = ck_psc
Counter register
35 36 37 38
34
TI2
cnt_en
TIF