RM0082
LS_Fast IrDA controller
Doc ID 018672 Rev 1
585/844
26.5.15 IrDA_MIS
register
The IrDA_MIS (masked interrupt status) is a RO register which gives the current masked
status value of the corresponding interrupt (after masking by IrDA_IMSC). The IrDA_MIS bit
assignments are given in
.
Table 509.
IrDA_RIS register bit assignments
Bit
Name
Reset value Description
[31:08]
Reserved
-
Read: undefined.
1‘b0 = No interrupt.
1‘b1 = Interrupt pending.
[07]
FD
1’h0
Frame detected raw interrupt status.
1‘b0 = No interrupt.
1‘b1 = Interrupt pending.
[06]
FI
1’h0
Frame invalid raw interrupt status.
1‘b0 = No interrupt.
1‘b1 = Interrupt pending.
[05]
SD
1’h0
Signal detected raw interrupt status.
1‘b0 = No interrupt.
1‘b1 = Interrupt pending.
[04]
FT
1’h0
Frame transmitted raw interrupt status.
1‘b0 = No interrupt.
1‘b1 = Interrupt pending.
[03]
BREQ
1’h0
BREQ raw interrupt status.
1‘b0 = No interrupt.
1‘b1 = Interrupt pending.
[02]
LBREQ
1’h0
LBREQ raw interrupt status.
1‘b0 = No interrupt.
1‘b1 = Interrupt pending.
[01]
SREQ
1’h0
SREQ raw interrupt status.
1‘b0 = No interrupt.
1‘b1 = Interrupt pending.
[00]
LSREQ
1’h0
LSREQ raw interrupt status.
1‘b0 = No interrupt.
1‘b1 = Interrupt pending.