DocID025202 Rev 7
154/1080
RM0365
Reset and clock control (RCC)
154
Section 3.2.2: Memory map and register boundary addresses
for the register
boundary addresses.
0x20
RCC_BDCR
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
BD
R
S
T
RT
C
E
N
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
RTC
SEL
[1:0]
Re
s.
Re
s.
Re
s.
LSE
DRV
[1:0]
LSEB
YP
LSE
RDY
LSEON
Reset value
0 0
0 0
1 1 0 0 0
0x24
RCC_CSR
LPWRS
T
F
WWDGRSTF
IWDGRSTF
SFTR
STF
PORRS
T
F
PI
NR
S
T
F
OB
L
R
S
T
F
RM
V
F
V1
8PWRRSTF
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
LSIRDY
LS
IO
N
Reset value
0 0 0 0 0 0 0 0 0
0 0
0x28
RCC_AHBRSTR
Res.
Res.
Res.
ADC12
R
ST
Res.
Res.
Res.
TSCRST
IO
P
G
RS
T
IO
PF
RST
IO
PE
RS
T
IOPDRST
IOPCRST
IO
PBRST
IO
P
A
R
S
T
IOPHRST
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
FMCRST
Res.
Res.
Res.
Res.
Res.
Reset value
0
0
0 0
0
0
0 0
0x2C
RCC_CFGR2
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
ADC12PRES
[4:0]
PREDIV[3:0]
Reset value
0
0
0x30
RCC_CFGR3
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
TI
M34S
W
TI
M2
SW
U
A
R
T
5SW[
1:
0]
U
A
R
T
4SW[
1:
0]
U
S
AR
T3SW[
1
:0
]
U
S
AR
T2SW[
1
:0
]
Re
s.
Re
s.
T
IM17S
W
)
Re
s.
TI
M16S
W
TI
M15S
W
Re
s.
TIM1SW
Re
s.
I2
C3
SW
I2
C2
SW
I2
C1
SW
Re
s.
Re
s.
U
S
AR
T1SW[
1
:0
]
Reset value
0
0
0
0
0
0 0
0
0 0 0
0 0
1. On STM32F302xB/C devices only.
2. On STM32F302x6/8 devices only.
3. On STM32F302xD/E only
Table 29. RCC register map and reset values (continued)
Offset
Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0