CXD5602 User Manual
-
951/1010
-
3.14.3.6.2
Register Descriptions
The reset of each block can be controlled using the registers. Since the control flow varies according to the
function block, refer to each block’s Section. Table SYSIOP Clock and Reset Control-809 shows the reset control
registers.
Table SYSIOP Clock and Reset Control-769 Reset Control Registers
Address
Register
Bit Field Name
Type
Bit
Initial
Value
Description
0x04100700
SWRESET_BUS
Reserved
RO
[31:17]
0
Reserved
XRST_PMU_I2C
M
RW
[16]
1
Indicated as RST(9) in
Reset for I2C4
0 Reset is performed
1: Reset release
Reserved
RO
[15:12]
0
Reserved
XRST_I2CM_SU
B
RW
[11]
0
Reset for I2C2
XRST_UART0
RW
[10]
0
Reset for UART0
XRST_HOSTIFC
_ISOP
RW
[9]
0
Reset for HOSTIFC Sequencer
XRST_HOSTIFC
RW
[8]
0
Reset for HOSTIFC
Reserved
RO
[7:6]
0
Reserved
XRST_UART1
RW
[5]
0
Reset for UART1
Reserved
RO
[4:3]
0
Reserved
XRST_SAKE
RW
[2]
0
Indicated as RST(2) in
Reset for Crypto(Clefia)
Summary of Contents for CXD5602
Page 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Page 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Page 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Page 835: ...CXD5602 User Manual 835 1010 enable disable ...