![SMART Embedded Computing MVME4100 Programmer'S Reference Manual Download Page 39](http://html.mh-extra.com/html/smart-embedded-computing/mvme4100/mvme4100_programmers-reference-manual_1295855039.webp)
Register Descriptions
MVME4100 Single Board Computer Programmer’s Reference (6806800H19D)
39
3.1.16
NAND Flash Chip 2 Status Register
The MVME4100 provides a Status Register for the NAND Flash device.
3.1.17
Watch Dog Timer Load Register
The MVME4100 provides a watch dog timer load register.
]
Table 3-19
NAND Flash Chip 2 Status Register
REG
NAND Flash Chip 2 Status Register - 0xF200 001D
BIT
7
6
5
4
3
2
1
0
Field
RB1
RB2
RB3
RB4
RSVD
RSVD
RSVD
RSVD
OPER
R
RESET
1
1
1
1
0
0
0
0
RB4
Ready/Busy 4. If cleared, Device 4 is busy. If set, device 4 is ready.
RB3
Ready/Busy 3. If cleared, Device 3 is busy. If set, device 3 is ready.
RB2
Ready/Busy 2. If cleared, Device 2 is busy. If set, device 2 is ready.
RB1
Ready/Busy 1. If cleared, Device 1 is busy. If set, device 1 is ready.
RSVD
Reserved for future implementation.
Table 3-20
Watch Dog Timer Load Register
REG
Watch Dog Timer Control Register - 0xF200 0020
BIT
7
6
5
4
3
2
1
0
Field
Load
OPER
R/W
RESET
0
0
0
0
0
0
0
0
LOAD
Counter Load. When the pattern 0xDB is written the watch dog counter will be loaded
with the count value.
Summary of Contents for MVME4100
Page 1: ...MVME4100 Single Board Computer Programmer s Reference P N 6806800H19D September 2019 ...
Page 6: ...6 MVME4100 Single Board Computer Programmer s Reference 6806800H19D Table of Contents ...
Page 8: ...8 MVME4100 Single Board Computer Programmer s Reference 6806800H19D Table of Contents ...
Page 83: ...1 ...