Table 8.6. Output Impedance and Drive Strength Selections
VDDO
OUTx_CMOS_DRV
Value Setting
Source Impedance (Z
S
)
3.3 V
0x01
38 Ω
0x02
30 Ω
0x03
22 Ω
2.5 V
0x01
43 Ω
0x02
35 Ω
0x03
24 Ω
1.8 V
0x02
46 Ω
0x03
31 Ω
Note:
1. This setting is strongly recommended.
Table 8.7. LVCMOS Drive Strength Control Registers
Setting Name
Hex Address [Bit
Field]
Function
Si5391 only
OUT0A_CMOS_DRV
0104[7:6]
LVCMOS output impedance. See previous table.
OUT0_CMOS_DRV
0109[7:6]
OUT1_CMOS_DRV
010E[7:6]
OUT2_CMOS_DRV
0113[7:6]
OUT3_CMOS_DRV
0118[7:6]
OUT4_CMOS_DRV
011D[7:6]
OUT5_CMOS_DRV
0122[7:6]
OUT6_CMOS_DRV
0127[7:6]
OUT7_CMOS_DRV
012C[7:6]
OUT8_CMOS_DRV
0131[7:6]
OUT9_CMOS_DRV
0136[7:6]
OUT9A_CMOS_DRV
013B[7:6]
8.4.6 LVCMOS Output Signal Swing
The signal swing (V
OL
/V
OH
) of the LVCMOS output drivers is set by the voltage on the VDDO pins. Each output driver has its own
VDDO pin allowing a unique output voltage swing for each of the LVCMOS drivers.
Si5391 Reference Manual • Outputs
Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • [email protected] • www.skyworksinc.com
32
Rev. 0.5 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • January 11, 2022
32