Table 8.1. Output Driver Crosspoint Configuration Registers
Setting Name
Hex Address
[Bit Field]
Function
Si5391/Si5391P
OUT0A_MUX_SEL
0106[2:0]
Connects the output drivers to one of the N dividers. Selections are N0, N1,
N2, N3, and N4 for each output divider.
OUT0_MUX_SEL
010B[2:0]
OUT1_MUX_SEL
0110[2:0]
OUT2_MUX_SEL
0115[2:0]
OUT3_MUX_SEL
011A[2:0]
OUT4_MUX_SEL
011F[2:0]
OUT5_MUX_SEL
0124[2:0]
OUT6_MUX_SEL
0129[2:0]
OUT7_MUX_SEL
012E[2:0]
OUT8_MUX_SEL
0133[2:0]
OUT9_MUX_SEL
0138[2:0]
OUT9A_MUX_SEL
013D[2:0]
8.2 Output Divider (R) Synchronization
All the output R dividers are reset to the default NVM register state after a power-up or a hard reset. This ensures consistent and
repeatable phase alignment across all output drivers coming from the same N divider. Resetting the device using the RSTb pin or
asserting the hard reset bit will have the same result. The SYNCb pin provides another method of realigning the R dividers without
resetting the device. This pin is positive edge triggered. Asserting the sync register bit provides the same function. Note that using the
SYNCb bit/pin guarantees that the outputs will align to within the datasheet specifications for outputs that come from the same N divider
only.
Si5391 Reference Manual • Outputs
Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • [email protected] • www.skyworksinc.com
26
Rev. 0.5 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • January 11, 2022
26