SiT9514x GUI-UM Rev 1.04
Page 28 of 95
GUI User Manual
Clock Generators, Jitter Cleaners, and Network Synchronizers
7.2.2
SiT95148 clock loss configuration
One of four different clock loss conditions can be selected to initiate clock switchover for the PLL, as
shown in
. The PLL uses the selected information from the clock loss monitors to determine
whether to enter holdover or switch to another input.
Figure 30: SiT95148 clock loss configuration
Select the type of clock loss
to be used by the chip to
switch to the spare clock