- 59 -
DRAM Timing
This item allows you to select the value in this field, depending on
whether the board using which kind of DDR DRAM.
"
The Choice: Manual or By SPD.
SDRAM Cycle Length
When synchronous DRAM is installed, the number of clock cycles of
CAS latency depends on the DRAM timing. Do not reset this field from
the default value specified by the system designer.
"
The Choice: 2 or 2.5.
Bank Interleave
The interleave number of internal banks, can be set to 2 way, 4 way
interleave or disabled. For VCM and 16Mb type dram chips, the bank
interleave is fixed at 2 way interleave.
When the dram timing is selected by SPD, it will be set by the value on
SPD of the RAM module(SDR).
"
The Choice: Disabled, 2 Bank, or 4 Bank.
Precharge to Active (Trp)
This item allows you to Precharge Command to Active Command
Period.
"
The Choice: 2T or 3T.
Active to Precharge (Tras)
This item allows you to Active Command to Precharge Command
Period.
"
The Choice: 5T or 6T.
Active to CMD (Trcd)
This item allows you to Active to CMD.
"
The Choice: 2T or 3T.
DRAM Queue Depth
This item allows you to select DRAM queue depth.
"
The Choice: 2 level, 4 level, or 3 level.
DRAM Command Rate
This item allows you to select the DRAM executed rate.
"
The Choice: 2T Command or 1T Command.
APG & P2P Bridge Control
Options are in its sub-menu.
Press <Enter> to enter the sub-menu of detailed options.