DV-600S
DV-600H
Pin No.
Terminal name
I/O
Operation function
Remarks
44
TRO
O
Tracking equalizer output terminal.
45
VREF
–
Analog reference power terminal.
46
RFGC
O
RF amplitude adjustment control signal output terminal.
Output of 3-pole PWM signal. (PWM carrier = 88.2 kHz)
47
TEBC
O
Tracking balance control signal output terminal.
Output of 3-pole PWM signal. (PWM carrier = 88.2 kHz)
48
FMO
O
Feed equalizer output terminal.
Output of 3-pole PWM signal. (PWM carrier = 88.2 kHz)
49
FVO
O
Speed error signal or feed search EQ output terminal.
Output of 3-pole PWM signal. (PWM carrier = 88.2 kHz)
50
DMO
O
Disc equalizer output terminal.
Output of 3-pole PWM signal. (PWM carrier = DSP system
88.2kHz, to be synchronized with PXO)
51
2VREF
–
52
SEL
O
53
/FOON
O
54
/DFCT
O
55
/SRCH
O
56
/SHC
O
57
VDD
–
58
VSS
–
59
IO0
I/O
General use I/O port.
60
IO1
It is possible to select the input port and output port according
to command.
61
IO2
In case of input port the terminal state (H/L) can be read with
the read command.
62
IO3
In case of output port the terminal state (H/L/HiZ) can be
controlled with the command.
63
/DMOUT
Terminal to set the mode to output dual value PWM of feed
equalizer from the IO0,1 terminal and to output the dual value
PWM from disc equalizer of IO2,3 terminal “L” Active.
64
/CKSE
X’tal selection terminal.
When 16.9344 MHz: “H” When 33.8688 MHz: “L”
65
/DACT
Test terminal.
66
TESIN
Test input terminal.
67
TESIO1
Test input/output terminal.
68
VSS
Digital ground terminal.
69
PXI
DSP system clock oscillation circuit input terminal.
70
PXO
DSP system clock oscillation circuit output terminal.
71
VDD
D power terminal.
72
XVSS
Ground terminal for system clock oscillation circuit.
73
XI
System clock oscillation circuit input terminal.
74
XO
System clock oscillation circuit output terminal.
75
XVDD
Positive power terminal for system clock oscillation circuit.
76
DVDD
–
D/A converting section power terminal.
77
RO
O
R channel data forward rotation output terminal.
78
DVSS
–
D/A converting section analog ground terminal.
79
DVR
–
D/A converting section reference voltage terminal.
80
LO
O
L channel data forward rotation output terminal.
81
DVDD
–
D/A converting section power terminal.
82
TEST1
I
Test terminal.
Pull-up resistor
To be opened usually.
built in.
83
TEST2
I
Test terminal.
Pull-up resistor
To be opened usually.
built in.
84
TEST3
I
Test terminal.
Pull-up resistor
To be opened usually.
built in.
85
BUS0
I/O
Microcomputer interface data input/output terminal.
Schmidt input
86
BUS1
I/O
CMOS port
87
BUS2
I/O
11-20
Summary of Contents for DV-600H
Page 2: ...DV 600S DV 600H 1 IMPORTANT SAFEGUARDS AND PRECAUTIONS 1 1 ...
Page 4: ...DV 600S DV 600H For details on the use of each control 4 PART NAMES 4 1 ...
Page 41: ...DV 600S DV 600H 12 WIRING DIAGRAM 12 1 ...
Page 42: ...DV 600S DV 600H 13 BLOCK DIAGRAMS 13 1 MAIN BLOCK DIAGRAM 13 1 ...
Page 43: ...DV 600S DV 600H 13 2 ...
Page 44: ...DV 600S DV 600H 13 2 POWER BLOCK DIAGRAM 13 3 ...
Page 45: ...DV 600S DV 600H 13 4 ...
Page 47: ...DV 600S DV 600H 1 2 3 4 5 6 7 8 9 10 J I H G F E D C B A 14 2 4 1 3 2 LOCATION MAP 2 4 ...
Page 48: ...DV 600S DV 600H S R Q P O N M L K J 14 3 4 1 3 2 LOCATION MAP 3 4 ...
Page 51: ...DV 600S DV 600H 1 2 3 4 5 6 7 8 9 10 J I H G F E D C B A 4 1 3 2 LOCATION MAP 2 4 14 6 ...
Page 52: ...DV 600S DV 600H S R Q P O N M L K J 4 1 3 2 LOCATION MAP 3 4 14 7 ...
Page 57: ...DV 600S DV 600H 10 11 12 13 14 15 16 17 18 19 14 12 ...
Page 59: ...DV 600S DV 600H 10 11 12 13 14 15 16 17 18 19 15 2 ...
Page 60: ...DV 600S DV 600H 15 3 15 2 MAIN P W B Wiring Side A B C D E F G H I J 1 2 3 4 5 6 7 8 9 10 ...
Page 61: ...DV 600S DV 600H 10 11 12 13 14 15 16 17 18 19 15 4 ...
Page 63: ...DV 600S DV 600H 10 11 12 13 14 15 16 17 18 19 15 6 VOLUME ...
Page 65: ...DV 600S DV 600H 10 11 12 13 14 15 16 17 18 19 15 8 21 PIN EURO SCART ...