S3C8248/C8245/P8245/C8247/C8249/P8249
LCD CONTROLLER/DRIVER
14-3
LCD RAM ADDRESS AREA
RAM addresses 00H - 0FH of page 4, or page 2, according to ROM size, are used as LCD data memory. When
the bit value of a display segment is "1", the LCD display is turned on; when the bit value is "0", the display is
turned off.
Display RAM data are sent out through segment pins SEG0–SEG31 using a direct memory access (DMA)
method that is synchronized with the f
LCD
signal. RAM addresses in this location that are not used for LCD display
can be allocated to general-purpose use.
SEG0
BIT.7
BIT.3
BIT.7
BIT.3
BIT.7
BIT.3
BIT.7
BIT.3
BIT.7
BIT.3
BIT.3
BIT.7
BIT.3
BIT.7
BIT.3
BIT.7
BIT.3
BIT.7
BIT.6
BIT.2
BIT.6
BIT.2
BIT.6
BIT.2
BIT.6
BIT.2
BIT.6
BIT.2
BIT.2
BIT.6
BIT.2
BIT.6
BIT.2
BIT.6
BIT.2
BIT.6
BIT.5
BIT.1
BIT.5
BIT.1
BIT.5
BIT.1
BIT.5
BIT.1
BIT.5
BIT.1
BIT.1
BIT.5
BIT.1
BIT.5
BIT.1
BIT.5
BIT.1
BIT.5
BIT.4
BIT.0
BIT.4
BIT.0
BIT.4
BIT.0
BIT.4
BIT.0
BIT.4
BIT.0
BIT.0
BIT.4
BIT.0
BIT.4
BIT.0
BIT.4
BIT.0
BIT.4
SEG1
SEG16
SEG17
SEG18
SEG19
SEG20
SEG21
SEG22
SEG23
SEG24
SEG25
SEG26
SEG27
SEG28
SEG29
SEG30
SEG31
00H
08H
09H
0AH
0BH
0CH
0DH
0EH
0FH
COM3
COM2
COM1
COM0
Figure 14-3. LCD Display Data RAM Organization
Summary of Contents for S3C8248
Page 31: ...ADDRESS SPACES S3C8248 C8245 P8245 C8247 C8249 P8249 2 20 NOTES ...
Page 107: ...INTERRUPT STRUCTURE S3C8248 C8245 P8245 C8247 C8249 P8249 5 18 NOTES ...
Page 195: ...INSTRUCTION SET S3C8248 C8245 P8245 C8247 C8249 P8249 6 88 NOTES ...
Page 221: ...I O PORTS S3C8248 C8245 P8245 C8247 C8249 P8249 9 16 NOTES ...
Page 245: ...16 BIT TIMER 0 1 S3C8248 C8245 P8245 C8247 C8249 P8249 12 10 NOTES ...
Page 249: ...WATCH TIMER S3C8248 C8245 P8245 C8247 C8249 P8249 13 4 NOTES ...
Page 267: ...A D CONVERTER S3C8248 C8245 P8245 C8247 C8249 P8249 15 6 NOTES ...
Page 299: ...S3P8245 P8249 OTP S3C8248 C8245 P8245 C8247 C8249 P8249 21 8 NOTES ...
Page 307: ......
Page 309: ......
Page 311: ......
Page 313: ......