Realtek RTL8100 Programming Manual Download Page 4

 
 

RTL8100 

 

2001/12/10 

Rev.1.0 

 
 

1.4 Registers Involved 

1. TSAD0-3 

2. TSD0-3 

3.  ISR (TOK,TER),IMR (TOK,TER) 

4.  TCR: Transmit Configuration register 

5.  TSAD: Reflects the corresponding bits in the TSD0-3. 

1.5 Software Issues 

This section covers the handling of Interrupts. When the driver is processing a transmit interrupt, the following two cases should 
be managed properly. 
Case 1: More than one interrupt between TOK and when ISR routine called. 

=>Drivers have to check as many descriptor as possible. 

 
ISR Routine 
 
Interrupt 
 
Packet 
 

Case 2: No packet TOK needs to be handled, but the ISR routine is called. 

 
ISR Routine 
 
Interrupt 
 
Packet 

 

1.6 Configuration 

The Maximum DMA burst size (MXDMA) per Tx DMA burst should be considered carefully. It is recommended to use the 
value of 1024 bytes. 

Summary of Contents for RTL8100

Page 1: ...2 6 Configuration 8 2 7 Sample Code 9 3 Initialization 10 Additional Notes 10 This document is intended for use by the software engineer when programming for the Realtek RTL8100 series NIC controller...

Page 2: ...on of a packet 28 R CDH CD Heart Beat The same as RTL8029 AS This bit is cleared in the 100Mbps mode 27 24 R NCC3 0 Number of Collision Count Indicates the number of collisions encountered during the...

Page 3: ...mit Status register Also clear the OWN bit in TSD This starts the PCI operation 3 As the data moved into the FIFO meets the early transmit threshold the chip starts to move data from the FIFO to the l...

Page 4: ...ssing a transmit interrupt the following two cases should be managed properly Case 1 More than one interrupt between TOK and when ISR routine called Drivers have to check as many descriptor as possibl...

Page 5: ...S_OWN case 0 return TSDSTATUS_0 return 0 void IssueCMD unsigned char descriptor unsigned long offset descriptor 2 outpdw IOBase TSAD0 offset TxDesc TxHwSetupPtr PhysicalAddress outpdw IOBase TSD0 offs...

Page 6: ...gister CBA keeps the current address of the data moved to the buffer CAPR is then a read pointer which keeps the address of data that the driver had read The receiving packet status is stored in front...

Page 7: ...2 R CRC CRC Error When set indicates that a CRC error occurred on the received packet 1 R FAE Frame Alignment Error When set indicates that a frame alignment error occurred on this received packet 0...

Page 8: ...arly threshold No early FIFO Buffer DMA starts when the whole packet is in the FIFO If an incoming packet is larger than the size of the FIFO 2K RxFIFOOvw will be set but Rx DMA will never start so th...

Page 9: ...CR_BUFE break do RxReadPtr RxBuffer RxReadPtrOffset pPacketHeader PPACKETHEADER RxReadPtr pIncomePacket RxReadPtr 4 PktLength pPacketHeader PacketLength this length include CRC if PacketOK pPacketHead...

Page 10: ...n developed under Borland C 3 0 and the debugging process was accomplished under Softice for DOS All testing is done under DOS win98 2 To enable source code debugging under Softice the compiling linki...

Reviews: