background image

NB6N11SMNGEVB

http://onsemi.com

3

Figure 5. Evaluation Board Layout

Bottom View

Top View

Evaluation Board Assembly Instructions

The QFN

16 evaluation board is designed for

characterizing devices in a 50 

W

 laboratory environment

using high bandwidth equipment. Each signal trace on the
board has a via at the DUT pin, which provides an option of
placing a termination resistor on the board bottom,
depending on the input/output configuration (see Table 1,
Configuration for Device: NB6N11S). Table 4 contains the
Bill of Materials for this evaluation board.

The QFN16EVB was designed to accommodate a custom

QFN

16 socket. Therefore, some external components are

installed on the bottom side of the board.

Solder the Device on the Evaluation Board

The soldering of a device to the evaluation board can be

accomplished by hand soldering or solder reflow techniques
using solder paste. Make sure pin 1 of the device is located
properly and all the pins are aligned to the footprint pads.
Solder the QFN

16 device to the evaluation board. As

mentioned earlier, many QFN16EVBs are dedicated with a
device already installed, and can be ordered from
onsemi.com at the specific device web page.

Connecting Power and Ground

On the top side of the evaluation board, solder the four

surface mount test point clips (anvils) to the pads labeled
V

CC

, V

EE

/DUTGND, SMAGND, and ExPad. ExPad is

connected to the exposed flag of the QFN package. For
proper operation, the exposed flag is typically
recommended to be tied to V

EE

/DUTGND, the negative

supply of the device.

The positive power supply connector is labeled V

CC

.

Depending on the device, the negative power supply
nomenclature is labeled either GND or V

EE

. To help avoid

confusion with the use of this board, the negative supply
connector is labeled V

EE

/DUTGND. SMAGND is the

ground for the SMA connectors and is not to be confused
with the device ground, V

EE

/DUTGND. SMAGND and

DUTGND can be connected in single-supply applications.
The power pin layout and typical connection of the
evaluation board is shown in Figure 6.

It is recommended to add bypass capacitors to reduce

unwanted noise from the power supplies. Connect 0.1

m

F

capacitors from V

CC

 and V

EE

/DUTGND to SMA_GND.

Output Loading/Termination

ECL/PECL/LVPECL

 Outputs

Most ECL outputs are open emitter and need to be DC

loaded and AC terminated to V

CC

 

 2.0 V via a 50 

W

 resistor.

If no internal resistors are provided on the device, 0402 chip
resistor pads are provided on the bottom side of the
evaluation board to terminate the ECL driver. Solder the
chip resistors to the bottom side of the board between the
appropriate input device pads and the ground pads. If
internal resistors are provided, the VT pins should be wired
to SMAGND. (More information on termination is provided
in AND8020).

For standard ECL lab setup and test, a split (dual) power

supply is recommended enabling the 50 

W

 internal

impedance in the oscilloscope, or other measuring
instrument, to be used as an ECL output load/termination.
By offsetting V

CC

 = +2.0 V, SMAGND = V

CC

 

 2.0 V,

(SMAGND is the system ground, 0V); V

CC

 is 2.0 V, and

V

EE

/DUTGND is 

3.0 V, 

1.3 V or 

0.5 V; see Table 2,

Power Supply Levels).

Summary of Contents for NB6N11SMNG

Page 1: ...e It should be used in conjunction with an appropriate ON Semiconductor device datasheet located at www onsemi com The datasheet contains the technical device specifications Board Layout The QFN16 Eva...

Page 2: ...1 Pin 2 Pin 3 Pin 4 Pin 13 Pin 14 Pin 15 Pin 16 Pin 8 Pin 7 Pin 6 Pin 5 DUT_GND SMA_GND VCC VEE DUTGND SMA_GND Figure 4 Evaluation Board Layout 4 Layer LAYER 1 TOP SIDE 1 OZ ROGERS 4003 0 008 in LAYE...

Page 3: ...ended to be tied to VEE DUTGND the negative supply of the device The positive power supply connector is labeled VCC Depending on the device the negative power supply nomenclature is labeled either GND...

Page 4: ...several user dependent LVDS output measurement techniques For LVDS lab setup and test a single supply is typically used ie VCC 3 3 V and DUTGND 0 V Installing the SMA Connectors Each configuration in...

Page 5: ...Yes No No No No Wire No No No No VCC No VEE VEE No No No No VCC VCC VCC VCC NOTE DUTGND VEE Exposed Pad and must be tied to DUTGND VEE CONFIGURATIONS SMAGND SMAGND VCC VEE DUTGND ExPad 12 11 10 9 1 2...

Page 6: ...t SMA connectors NOTE The test measurement device must contain 50 W termination VEE DUTGND Power Supply GND 0 V VCC Trigger Test Measuring Equipment Channel 1 Channel 2 DUTGND VEE ExPad SMAGND Table 2...

Page 7: ...4 http www keyelco com Chip Capacitor AVC Corporation 0603 0 01 mF 10 06035C103KAT2A na http www avxcorp com 0603 0 1 mF 10 0603C104KAT2A 6 Chip Resistor Panasonic 0402 50 W 1 Precision Thick Film Ch...

Page 8: ...NB6N11SMNGEVB http onsemi com 8 Figure 9 Gerber Files Top Layer Second Layer SMA_GND Plane...

Page 9: ...NB6N11SMNGEVB http onsemi com 9 Figure 10 Gerber Files Third Layer DUT_GND Trace Bottom Layer...

Page 10: ...support systems or any FDA Class 3 medical devices or medical devices with a similar or equivalent classification in a foreign jurisdiction or any devices intended for implantation in the human body Y...

Reviews:

Related manuals for NB6N11SMNG