![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 716](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898716.webp)
Chapter 26 eTimer
MPC5602P Microcontroller Reference Manual, Rev. 4
716
Freescale Semiconductor
26.6.2
Timer channel registers
These registers are repeated for each timer channel. The base address of channel 0 is the same as the base
address of the eTimer module as a whole. The base address of channel 1 is 0x20. This is the base address
of the eTimer module plus an offset based on the number of bytes of registers in a timer channel. The base
address of each subsequent timer channel is equal to the base address of the previous channel plus this
same offset of 0x20.
26.6.2.1
Compare register 1 (COMP1)
The COMP1 register stores the value used for comparison with the counter value. More explanation on the
use of COMP1 can be found in
Section 26.7.2.13, “Usage of compare registers
0x00AE
CTRL1—Control Register 1
0x00B0
CTRL2—Control Register 2
0x00B2
CTRL3—Control Register 3
0x00B4
STS—Status Register
0x00B6
INTDMA—Interrupt and DMA Enable Register
0x00B8
CMPLD1—Comparator Load Register 1
0x00BA
CMPLD2—Comparator Load Register 2
0x00BC
CCCTRL—Compare and Capture Control Register
0x00BE
FILT—Input Filter Register
0x00C0–0x00FF
Reserved
0x0100
WDTOL—Watchdog Time-out Low Register
0x0102
WDTOH—Watchdog Time-out High Register
0x0104–0x010B
Reserved
Watchdog and Configuration registers
0x010C
ENBL—Channel Enable Register
0x0110
DREQ0—DMA Request 0 Select Register
0x0112
DREQ1—DMA Request 1 Select Register
0x0114–0x3FFF
Reserved
Table 26-1. eTimer memory map (continued)
Offset from
eTIMER0_BASE
(FFE1_8000)
Register
Location