Chapter 26 eTimer
MPC5602P Microcontroller Reference Manual, Rev. 4
728
Freescale Semiconductor
26.6.2.14 Comparator Load register 2 (CMPLD2)
This read/write register is the preload value for the COMP2 register. This register can also be used to load
into the CNTR register. This register is not byte accessible. More information on the use of this register
can be found in
Section 26.7.2.14, “Usage of Compare Load registers
26.6.2.15 Compare and Capture Control register (CCCTRL)
Address: Base + 0x0018 (eTimer0)
Base + 0x0038 (eTimer1)
Base + 0x0058 (eTimer2)
Base + 0x0078 (eTimer3)
Base + 0x0098 (eTimer4)
Base + 0x00B8 (eTimer5)
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
CMPLD1[15:0]
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 26-15. Comparator Load 1 (CMPLD1)
Table 26-15. CMPLD1 field descriptions
Field
Description
CMPLD1[15:0] Specifies the preload value for the COMP1 register.
Address: Base + 0x001A (eTimer0)
Base + 0x003A (eTimer1)
Base + 0x005A (eTimer2)
Base + 0x007A (eTimer3)
Base + 0x009A (eTimer4)
Base + 0x00BA (eTimer5)
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
CMPLD2[15:0]
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 26-16. Comparator Load 2 (CMPLD2)
Table 26-16. CMPLD2 field descriptions
Field
Description
CMPLD2[15:0] Specifies the preload value for the COMP2 register.
Address: Base + 0x001C (eTimer0)
Base + 0x003C (eTimer1)
Base + 0x005C (eTimer2)
Base + 0x007C (eTimer3)
Base + 0x009C (eTimer4)
Base + 0x00BC (eTimer5)
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
CLC2[1:0]
CLC1[1:0]
CMPMODE
[1:0]
CPT2
MODE[1:0]
CPT1
MODE[1:0]
CFWM[1:0]
ONE
SHOT
ARM
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 26-17. Compare and Capture Control register (CCCTRL)