Chapter 26 eTimer
MPC5602P Microcontroller Reference Manual, Rev. 4
722
Freescale Semiconductor
26.6.2.9
Control register 2 (CTRL2)
01001
Auxiliary input #1 pin
11001
IP Bus clock divide by 2 prescaler
01010
Auxiliary input #2 pin
11010
IP Bus clock divide by 4 prescaler
01011
Reserved
11011
IP Bus clock divide by 8 prescaler
01100
Reserved
11100
IP Bus clock divide by 16 prescaler
01101
Reserved
11101
IP Bus clock divide by 32 prescaler
01110
Reserved
11110
IP Bus clock divide by 64 prescaler
01111
Reserved
11111
IP Bus clock divide by 128 prescaler
Address: Base + 0x0010 (eTimer0)
Base + 0x0030 (eTimer1)
Base + 0x0050 (eTimer2)
Base + 0x0070 (eTimer3)
Base + 0x0090 (eTimer4)
Base + 0x00B0 (eTimer5)
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
OEN RDNT
INPUT
VAL
0
CO
FRC
COINIT
SIPS PIPS OPS MSTR
OUTMODE[3:0]
W
FOR
CE
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 26-11. Control register 2 (CTRL2)
Table 26-11. CTRL2 field descriptions
Field
Description
OEN
Output Enable
This bit determines the direction of the external pin.
0 The external pin is configured as an input.
1 OFLAG output signal is driven on the external pin. Other timer channels using this external pin
as their input will see the driven value. The polarity of the signal will be determined by the OPS bit.
RDNT
Redundant Channel Enable
This bit enables redundant channel checking between adjacent channels (0 and 1, 2 and 3, 4 and
5). When this bit is cleared, the RCF bit in this channel cannot be set. When this bit is set, the RCF
bit is set by a miscompare between the OFLAG of this channel and the OFLAG of its redundant
adjacent channel, which causes the output of this channel to go inactive (logic 0 prior to
consideration of the OPS bit).
0 Disable redundant channel checking.
1 Enable redundant channel checking.
INPUT
External input signal
This read only bit reflects the current state of the signal selected via SECSRC after application of
the SIPS bit and filtering.
VAL
Forced OFLAG Value
This bit determines the value of the OFLAG output signal when a software triggered FORCE
command occurs.
Table 26-10. Count source values (continued)
Value
Meaning
Value
Meaning