Chapter 24 Cross Triggering Unit (CTU)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
623
24.8
Memory map
ORed onto ERR_I
(IRQ207)
MRS_RE
Master Reload Signal Reload Error
SM_TO
Trigger Overrun (more than 8 EV) in TGS Sequential Mode
ICE
Invalid Command Error
MRS_O
Master Reload Signal Overrun
TGS_OSM
TGS Overrun in Sequential Mode
ADC_OE
ADC command generation Overrun Error
T0_OE
Timer 0 trigger generation Overrun Error
T1_OE
Timer 1 trigger generation Overrun Error
ET_OE
External Trigger generation Overrun Error
Table 24-3. CTU memory map
Offset from
CTU_BASE
(0xFFE0_C000)
Register
Location
0x0000
TGSISR — Trigger Generator Subunit Input Selection
Register
0x0004
TGSCRR — Trigger Generator Subunit Control Register
0x0006
T0CR — Trigger 0 Compare Register
0x0008
T1CR — Trigger 1 Compare Register
0x000A
T2CR — Trigger 2 Compare Register
0x000C
T3CR — Trigger 3 Compare Register
0x000E
T4CR — Trigger 4 Compare Register
0x0010
T5CR — Trigger 5 Compare Register
0x0012
T6CR — Trigger 6 Compare Register
0x0014
T7CR — Trigger 7 Compare Register
0x0016
TGSCCR — TGS Counter Compare Register
0x0018
TGSCRR — TGS Counter Reload Register
0x001A
Reserved
0x001C
CLCR1 — Commands List Control Register 1
0x0020
CLCR2 — Commands List Control Register 2
0x0024
THCR1 — Trigger Handler Control Register 1
0x0028
THCR2 — Trigger Handler Control Register 2
0x002C
CLR1—Commands List Register 1
Table 24-2. CTU interrupts (continued)
Category
Interrupt
Interrupt function