Chapter 7 Mode Entry Module (MC_ME)
MPC5602P Microcontroller Reference Manual, Rev. 4
152
Freescale Semiconductor
7.3.2.12
RUN0…3 Mode Configuration Registers (ME_RUN0
…
3_MC)
This register configures system behavior during RUN0…3 modes. Please refer to
for details.
NOTE
Byte write accesses are not allowed to this register.
7.3.2.13
HALT0 Mode Configuration Register (ME_HALT0_MC)
This register configures system behavior during HALT0 mode. Please refer to
for details.
NOTE
Byte write accesses are not allowed to this register.
Address
Access: User read, Supervisor read/write, Test read/write
R
0
0
0
0
0
0
0
0
PDO
0
0
MVR
O
N
DFLAON
W
Reset
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
R
0
0
0
0
0
0
0
0
0
PLL0
ON
XOSC0ON
16
MHz_IRCON
SYSCLK
W
Reset
0
0
0
0
0
0
0
0
0
0
0
1
0
0
0
0
Figure 7-13. RUN0…3 Mode Configuration Registers (ME_RUN0…3_MC)
Address
Access: User read, Supervisor read/write, Test read/write
R
0
0
0
0
0
0
0
0
PDO
0
0
MVR
O
N
DFLAON
CFLAON
W
Reset
0
0
0
0
0
0
0
0
0
0
0
1
1
0
1
0
R
0
0
0
0
0
0
0
0
0
PL
L0ON
XOSC0ON
16 MHz_IRCON
SYSCLK
W
Reset
0
0
0
0
0
0
0
0
0
0
0
1
0
0
Figure 7-14. HALT0 Mode Configuration Register (ME_HALT0_MC)