![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 145](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898145.webp)
Chapter 7 Mode Entry Module (MC_ME)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
145
This register provides the current interrupt status.
7.3.2.5
Interrupt Mask Register (ME_IM)
This register controls whether an event generates an interrupt or not.
Table 7-7. Interrupt Status Register (ME_IS) Field Descriptions
Field
Description
I_ICONF
Invalid mode configuration interrupt
— This bit is set whenever a write operation to
ME_<
mode
>_MC registers with invalid mode configuration is attempted. It is cleared by writing a ‘1’
to this bit.
0 No invalid mode configuration interrupt occurred
1 Invalid mode configuration interrupt is pending
I_IMODE
Invalid mode interrupt
— This bit is set whenever an invalid mode transition is requested. It is
cleared by writing a ‘1’ to this bit.
0 No invalid mode interrupt occurred
1 Invalid mode interrupt is pending
I_SAFE
SAFE
mode interrupt
— This bit is set whenever the device enters SAFE mode on hardware
requests generated in the system. It is cleared by writing a ‘1’ to this bit.
0 No SAFE mode interrupt occurred
1 SAFE mode interrupt is pending
I_MTC
Mode transition complete interrupt
— This bit is set whenever the mode transition process
completes (S_MTRANS transits from 1 to 0). It is cleared by writing a ‘1’ to this bit. This mode
transition interrupt bit will not be set while entering low-power modes HALT0, or STOP0.
0 No mode transition complete interrupt occurred
1 Mode transition complete interrupt is pending
Address
Access: User read, Supervisor read/write, Test read/write
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
0
0
0
0
0
0
0
0
0
0
0
0
M_ICONF
M_IMODE
M
_
SAFE
M_MTC
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 7-6. Interrupt Mask Register (ME_IM)
Table 7-8. Interrupt Mask Register (ME_IM) Field Descriptions
Field
Description
M_ICONF
Invalid mode configuration interrupt mask
0 Invalid mode interrupt is masked
1 Invalid mode interrupt is enabled
M_IMODE
Invalid mode interrupt mask
0 Invalid mode interrupt is masked
1 Invalid mode interrupt is enabled