Chapter 7 Mode Entry Module (MC_ME)
MPC5602P Microcontroller Reference Manual, Rev. 4
144
Freescale Semiconductor
7.3.2.4
Interrupt Status Register (ME_IS)
Table 7-6. Mode Enable Register (ME_ME) Field Descriptions
Field
Description
STOP0
STOP0 mode enable
0 STOP0 mode is disabled
1 STOP0 mode is enabled
HALT0
HALT0 mode enable
0 HALT0 mode is disabled
1 HALT0 mode is enabled
RUN3
RUN3
mode enable
0 RUN3 mode is disabled
1 RUN3 mode is enabled
RUN2
RUN2 mode enable
0
RUN2
mode is disabled
1
RUN2
mode is enabled
RUN1
RUN1
mode enable
0 RUN1 mode is disabled
1 RUN1
mode is enabled
RUN0
RUN0
mode enable
0 RUN0 mode is disabled
1 RUN0 mode is enabled
DRUN
DRUN
mode enable
0 DRUN mode is disabled
1 DRUN mode is enabled
SAFE
SAFE
mode enable
0 SAFE mode is disabled
1 SAFE mode is enabled
TEST
TEST mode enable
0 TEST mode is disabled
1 TEST mode is enabled
RESET
RESET
mode enable
0 RESET mode is disabled
1 RESET mode is enabled
Address
Access: User read, Supervisor read/write, Test read/write
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
0
0
0
0
0
0
0
0
0
0
0
0
I_ICONF
I_I
M
ODE
I_SAFE
I_MT
C
W
w1c
w1c
w1c
w1c
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 7-5. Interrupt Status Register (ME_IS)