NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
90 of 345
Bit
Symbol
Access
Value
Description
1: Clear the boot register
3
RESERVED
-x
0x00
Reserved
2
SUSPEND
-x
0x00
Enables entering suspend mode
1: Enter suspend mode
1
STANDBY
-x
0x00
entering standby mode
1: Enter standby mode
0
SOFT_RESET
-x
0x00
Trigger Soft Reset Source
1: Provide soft reset to the device
Table 84. PCR_CLK_CFG_REG (address offset 0x30)
Bit
Symbol
Access
Value
Description
31
RESERVED
rw
0x00
Reserved
30
EECTRL_SYS_GATING_E
NABLE
rw
0x00
1: EEPROM controller system clock gating enable
0: EEPROM controller system clock gating disable
29
EECTRL_PF_GATING_EN
ABLE
rw
0x00
1: EEPROM controller page flash clock gating enable
0: EEPROM controller page flash clock gating disable
28
EECTRL_EEPROM_GATIN
G_ENABLE
rw
0x00
1: EEPROM controller automatic clock gating enable
0: EEPROM controller automatic clock gating disable
27
IPCLOCK_CTIF_ENABLE
rw
0x00
1: Enable contact interface IP clock
0: Disable contact interface IP clock
26
IPCLOCK_HSUART_ENAB
LE
rw
0x00
1- Enable high speed UART IP clock
0: Disable high speed UART IP clock
25
IPCLOCK_SPIM_ENABLE
rw
0x00
1: Enable SPI master UART IP clock
0: Disable SPI master UART IP clock
24
IPCLOCK_I2CM_ENABLE
rw
0x00
1: Enable I2C master UART IP clock
0: Disable I2C master UART IP clock
23
CLOCK_CTIF_ENABLE
rw
0x01
1: Enable contact source for Contact interface
0: Disable contact source for Contact interface
22
I2CM_CLOCK_GATING_EN
ABLE
rw
0x00
1: Enable clock source for I2C master
0: Disable clock source for I2C master
21
CPU_CLKREQ_ENABLE
rw
0x00
1: Enable the automatic clock request for ROM and RAM
via the CPU
20
AUTOMATIC_CLOCKSTOP
_AT_IDLE_ENABLE
rw
0x00
1: Enable automatic clock gating for CRC, EECTRL,
RNG and ROM when cpu is in idle mode
19
CLOCK_SPIM_ENABLE
rw
0x01
1: Enable clock source for SPIM
0: Disable clock source for SPIM
18
RESERVED
rw
0x00
Reserved
17
CLOCK_HOSTIF_ENABLE
rw
0x01
1: Enable clock source for HOSTIF
0: Disable clock source for HOSTIF