NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
262 of 345
14.2.9.11 SPIM_INT_CLR_ENABLE_REG
This register is a collection of Clear Interrupt Enable commands. Writing 1 to this register
does set the corresponding Interrupt Request ENABLE flag. Writing 0 to this register has
no effect.
Table 305. SPIM_INT_CLR_ENABLE_REG (address offset 0x3FD8)
Bit
Symbol
Access Reset
Value
Description
31:10
RESERVED
W
0
Reserved
9
AHB_ADDR_ERROR_CLR_
ENABLE
W
0
1 - clear enable for AHB address
overflow interrupt
8
AHB_ERROR_CLR_ENABLE W
0
1 - clear enable for AHB Slave error
interrupt
0 - no effect
7:3
RESERVED
W
0
Reserved
2
WATERLEVEL_REACHED_
CLR_ENABLE
W
0
1 - clear enable for water level
reached interrupt
0 - no effect
1
EOT_CLR_ENABLE
W
0
1 - clear enable for EOT interrupt
0 – no effect
0
EOR_CLR_ENABLE
W
0
1 - clear enable for EOR interrupt
0 - no effect
14.2.9.12 SPIM_INT_SET_ENABLE_REG
This register is a collection of Set Interrupt Enable commands. Writing 1 to this register
does set the corresponding Interrupt Request ENABLE flag. Writing 0 to this register has
no effect.
Table 306. SPIM_INT_SET_ENABLE_REG (address offset 0x3FDC)
Bit
Symbol
Access Reset
Value
Description
31:10
RESERVED
W
0
Reserved
9
AHB_ADDR_ERROR_SET_
ENABLE
W
0
1 - set enable for AHB address
overflow interrupt
8
AHB_ERROR_SET_ENABLE W
0
1 - set enable for AHB Slave error
interrupt
0 - no effect
7:3
RESERVED
W
0
Reserved
2
WATERLEVEL_REACHED_S
ET_ENABLE
W
0
1 - set enable for water level reached
interrupt
0 - no effect
1
EOT_SET_ENABLE
W
0
1 - set enable for EOT interrupt
0 – no effect
0
EOR_SET_ENABLE
W
0
1 - set enable for EOR interrupt
0 - no effect