• Control/status registers
• The data structure containing the region descriptors
• The alternate view of the region descriptor access control values
The programming model can be referenced using only 32-bit accesses. The programming
model can be accessed only in supervisor mode.
Attempted references of the following types generate an error termination:
• Non-32-bit references
• Accesses in user mode
• References to undefined—that is, reserved—addresses
• References with a non-supported access type, such as a write access to a read-only
register or a read access of a write-only register
13.4.1 MPU Memory map
MPU base address: 4000_D000h
Offset
Register
Width
(In bits)
Access
Reset value
0h
Control/Error Status Register (CESR)
32
RW
0081_5201h
10h
Error Address Register, slave port 0 (EAR0)
32
RO
0000_0000h
14h
Error Detail Register, slave port 0 (EDR0)
32
RO
0000_0000h
18h
Error Address Register, slave port 1 (EAR1)
32
RO
0000_0000h
1Ch
Error Detail Register, slave port 1 (EDR1)
32
RO
0000_0000h
20h
Error Address Register, slave port 2 (EAR2)
32
RO
0000_0000h
24h
Error Detail Register, slave port 2 (EDR2)
32
RO
0000_0000h
28h
Error Address Register, slave port 3 (EAR3)
32
RO
0000_0000h
2Ch
Error Detail Register, slave port 3 (EDR3)
32
RO
0000_0000h
30h
Error Address Register, slave port 4 (EAR4)
32
RO
0000_0000h
34h
Error Detail Register, slave port 4 (EDR4)
32
RO
0000_0000h
400h
Region Descriptor 0, Word 0 (RGD0_WORD0)
32
RW
0000_0000h
404h
Region Descriptor 0, Word 1 (RGD0_WORD1)
32
RW
FFFF_FFFFh
408h
Region Descriptor 0, Word 2 (RGD0_WORD2)
32
RW
0061_F7DFh
40Ch
Region Descriptor 0, Word 3 (RGD0_WORD3)
32
RW
0000_0001h
410h
Region Descriptor 1, Word 0 (RGD1_WORD0)
32
RW
0000_0000h
414h
Region Descriptor 1, Word 1 (RGD1_WORD1)
32
RW
0000_001Fh
418h
Region Descriptor 1, Word 2 (RGD1_WORD2)
32
RW
0000_0000h
41Ch
Region Descriptor 1, Word 3 (RGD1_WORD3)
32
RW
0000_0000h
420h
Region Descriptor 2, Word 0 (RGD2_WORD0)
32
RW
0000_0000h
424h
Region Descriptor 2, Word 1 (RGD2_WORD1)
32
RW
0000_001Fh
Table continues on the next page...
Chapter 13 Memory Protection Unit (MPU)
MWCT101xS Series Reference Manual, Rev. 3, 07/2019
NXP Semiconductors
205
Summary of Contents for MWCT101 S Series
Page 2: ...MWCT101xS Series Reference Manual Rev 3 07 2019 2 NXP Semiconductors...
Page 42: ...MWCT101xS Series Reference Manual Rev 3 07 2019 42 NXP Semiconductors...
Page 50: ...Conventions MWCT101xS Series Reference Manual Rev 3 07 2019 50 NXP Semiconductors...
Page 70: ...Aliased bit band regions MWCT101xS Series Reference Manual Rev 3 07 2019 70 NXP Semiconductors...
Page 78: ...Pinout diagrams MWCT101xS Series Reference Manual Rev 3 07 2019 78 NXP Semiconductors...
Page 96: ...WCT101xS safety concept MWCT101xS Series Reference Manual Rev 3 07 2019 96 NXP Semiconductors...
Page 130: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 130 NXP Semiconductors...
Page 284: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 284 NXP Semiconductors...
Page 430: ...Functional Description MWCT101xS Series Reference Manual Rev 3 07 2019 430 NXP Semiconductors...
Page 472: ...Application Information MWCT101xS Series Reference Manual Rev 3 07 2019 472 NXP Semiconductors...
Page 528: ...Module clocks MWCT101xS Series Reference Manual Rev 3 07 2019 528 NXP Semiconductors...
Page 634: ...SRAM configuration MWCT101xS Series Reference Manual Rev 3 07 2019 634 NXP Semiconductors...
Page 818: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 818 NXP Semiconductors...
Page 960: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 960 NXP Semiconductors...
Page 992: ...ADC calibration scheme MWCT101xS Series Reference Manual Rev 3 07 2019 992 NXP Semiconductors...
Page 1348: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1348 NXP Semiconductors...
Page 1366: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1366 NXP Semiconductors...
Page 1514: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1514 NXP Semiconductors...
Page 1726: ...Debug and security MWCT101xS Series Reference Manual Rev 3 07 2019 1726 NXP Semiconductors...
Page 1760: ...MWCT101xS Series Reference Manual Rev 3 07 2019 1760 NXP Semiconductors...