MPC555
/
MPC556
CDR MoneT FLASH EEPROM
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
19-5
is a programming model for each set of CMF EEPROM control registers.
The address offset is from the start of the control register block for each CMF module.
(See
19.2.1.1 CMF EEPROM Configuration Register (CMFMCR)
The CMF EEPROM module configuration register is used to control the operation of
the CMF EEPROM array and BIU. Two bits (the Censor bits) of the CMFMCR bits are
special FLASH NVM registers. The factory default state of the Censor bits is either
0b01 or 0b10.
1. The reset state of bits 6:7 are defined by special FLASH NVM registers. The factory default state is either 0b01
or 0b10.
Table 19-1 CMF Register Programmer’s Model
Address
Register
Control Registers (Located in Supervisor Data Space)
0x2F C800
0x2F C840
CMF Module Configuration Register (CMFMCR)
See
for bit descriptions.
0x2F C804
0x2F C844
CMF EEPROM Test Register (CMFTST)
See
for bit descriptions.
0x2F C808
0x2F C848
High Voltage Control Register (CMFCTL)
See
for bit descriptions.
0x2F C80C — 0x2F C81C
0x2F C84C — 0x2F C85C
Reserved
CMF Flash Array
0x00 0000 – 0x03 FFFF
CMF_A RAM Array
0x04 0000 – 0x06 FFFF
CMF_B RAM Array
CMFMCR
— CMF EEPROM Configuration Register
0x2F C800
0x2F C840
MSB
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
LOCK
0
0
FIC
SIE
AC-
CESS
CENSOR
1
SUPV[0:7]
RESET:
1
0
0
0
0
0
1
1
1
1
1
1
1
1
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
LSB
31
DATA[0:7]
PROTECT[0:7]
RESET:
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
LSB
31
MSB
0
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..