DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
69 of 571
NXP Semiconductors
UM10316
Chapter 5: LPC29xx Power Management Unit (PMU)
4.1 Power mode register (PM)
This register contains a single bit, PD, which when set disables all output clocks with
wake-up enabled. Clocks disabled by the power-down mechanism are reactivated when a
wake-up interrupt is detected or when a 0 is written to the PD bit.
4.2 Base-clock status register
Each bit in this register indicates whether the specified base clock can be safely switched
off. A logic zero indicates that all branch clocks generated from this base clock are
disabled, so the base clock can also be switched off. A logic 1 value indicates that there is
still at least one branch clock running.
C04h
R
0000 0001h
CLK_STAT_USB_I2C
IP clock to USB I2C status register
D00h
R/W
0000 0001h
CLK_CFG_USB_CLK
IP clock to USB CLK configuration
register
D04h
R
0000 0001h
CLK_STAT_USB_CLK
IP clock to USB CLK status register
see
FF8h
-
0000 0000h
reserved
Reserved
FFCh
-
A0B6 0000h
reserved
Reserved
Table 50.
PMU register overview (base address: FFFF A000h)
…continued
Address
offset
Access
Reset value
Name
Description
Reference
Table 51.
PM register bit description (PM, address 0xFFFF A000)
* = reset value
Bit
Symbol
Access
Value
Description
31 to 1
reserved
R
-
Reserved; do not modify. Read as logic 0
0
PD
R/W
Initiate power-down mode:
1
Clocks with wake-up mode enabled
(WAKEUP=1) are disabled
0*
Normal operation
Table 52.
BASE_STAT register bit description (BASE_STAT, address 0xFFFF A004)
* = reset value
Bit
Symbol
Access
Value
Description
31 to 13 reserved
R
-
Reserved; do not modify. Read as logic 0
12
BASE12_STA
R
1*
Indicator for BASE_USB_CLK
11
BASE11_STAT
R
1*
Indicator for BASE_USB_I2C_CLK
10
BASE10_STAT
R
1*
Indicator for BASE_CLK_TESTSHELL
9
BASE9_STAT
R
1*
Indicator for BASE_ADC_CLK
8
BASE8_STAT
R
1*
Indicator for BASE_TMR_CLK
7
BASE7_STAT
R
1*
Indicator for BASE_SPI_CLK
6
BASE6_STAT
R
1*
Indicator for BASE_UART_CLK
5
BASE5_STAT
R
1*
Indicator for BASE_OUT_CLK
4
BASE4_STAT
R
1*
Indicator for BASE_MSCSS_CLK
3
BASE3_STAT
R
1*
Indicator for BASE_IVNSS_CLK