DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
443 of 571
NXP Semiconductors
UM10316
Chapter 25: LPC29xx Pulse Width Modulator (PWM)
shows the bit assignment of the TRPCTLS register.
5.16 PWM capture control shadow register
The CAPTCTLS register is the shadow register of the CAPTCTL register. It mirrors the
values used in the PWM domain. See
for more information on the
principle of shadow registers.
shows the bit assignment of the CAPTCTLS register.
shows the explanation of the values for the CAPT_CTL_SYNC bit fields.
5.17 PWM capture source shadow register
The CAPTSRCS register is the shadow register of the CAPTSRC register. It mirrors the
values used in the PWM domain. See
for more information about the
principle of shadow registers.
shows the bit assignment of the CAPTSRCS register.
shows the explanation of the values for the CAPT_SRC_SYNC bit fields.
Table 360. TRPCTLS register bit description
* = reset value
Bit
Symbol
Access
Value
Description
30 to 17 reserved
R
-
Reserved; do not modify. Read as logic 0
16
TRAP_POL_SYNC
R
Mirrors the synchronized TRAP_POL bit
field
0*
15 to 6
reserved
R
-
Reserved; do not modify. Read as logic 0
5 to 0
TRAP_ENA_SYNC
R
Mirrors the synchronized TRAP_ENA bit
field
00h*
Table 361. CAPTCTLS register bit description
* = reset value
Bit
Symbol
Access
Value
Description
30 to 6
reserved
R
-
Reserved; do not modify. Read as
logic 0
7 and 6
CAPT_EDGE_SYNC3[1:0] R
Mirrors the synchronized
CAPT_EDGE3 bit field
0h*
:
:
:
:
:
1 and 0
CAPT_EDGE_SYNC0[1:0] R
Mirrors the synchronized
CAPT_EDGE0 bit field
0h*