DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
444 of 571
NXP Semiconductors
UM10316
Chapter 25: LPC29xx Pulse Width Modulator (PWM)
5.18 PWM control shadow register
The CTRLS register is the shadow register of the CAPTSRC register. It mirrors the values
used in the PWM domain. See
for more information on the principle of
shadow registers.
shows the bit assignment of the CTRLS register.
5.19 PWM period shadow register
The PRDS register is the shadow register of the PRD register. It mirrors the values used in
the PWM domain. See
for more information on the principle of shadow
registers.
shows the bit assignment of the PRDS register.
Table 362. CAPTSRCS register bit description
* = reset value
Bit
Symbol
Access
Value
Description
30 to 6
reserved
R
-
reserved; do not modify. Read as
logic 0
7 and 6
CAPT_SRC_SYNC3[1:0]
R
Mirrors the synchronized CAPT_SRC3
bit field
0h*
:
:
:
:
:
1 and 0
CAPT_SRC_SYNC0[1:0]
R
Mirrors the synchronized CAPT_SRC0
bit field
0h*
Table 363. CTRLS register bit description
* = reset value
Bit
Symbol
Access
Value
Description
31 to 22 reserved
R
-
reserved; do not modify. Read as logic 0
21 to 16 BURST_ENA_SHAD[5:0]
R
Mirrors the shadowed BURST_ENA bit
field
00h*
15 to 6
reserved
R
-
Reserved; do not modify. Read as
logic 0
5 to 0
ACT_LVL_SHAD[5:0]
R
Mirrors the shadowed ACT_LVL bit field
3Fh*
Table 364. PRDS register bit description
* = reset value
Bit
Symbol
Access
Value
Description
31 to 16 reserved
R
-
Reserved; do not modify. Read as logic 0
15 to 0
PRD_SHAD
R
Mirrors the shadowed PRD bit field
FFFFh*