DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
101 of 571
NXP Semiconductors
UM10316
Chapter 9: LPC29xx Vectored Interrupt Controller (VIC)
Table 91.
INT_REQUESTn register bit description (INT_REQUEST1 to 56, addresses
0xFFFF F404 to 0xFFFF F4E0).
* = reset value
Bit
Symbol
Access
Value
Description
31
PENDING
R
Pending interrupt request. This reflects
the state of the interrupt source
channel. The pending status is also
visible in the interrupt-pending register
1
An interrupt request is pending
0
There is no interrupt request
30
SET_SWINT
W
Set software-interrupt request
1
Sets the local software-interrupt request
state
0*
No effect on the local software-interrupt
request state. This bit is always read as
logic 0
29
CLR_SWINT
W
Clear software-interrupt request
1
clears the local software-interrupt
request state
0*
no effect on the local software-interrupt
request state. This bit is always read as
logic 0
28
WE_PRIORITY_LEVEL
W
Write-enable priority level
1
Enables the bit-state change during the
same register access
0
Does not change the bit state. This bit is
always read as logic 0
27
WE_TARGET
W
-
Write-enable target
1
Enables the bit-state change during the
same register access. For changing the
bit state software must first disable the
interrupt request (bit ENABLE = 0), then
change this bit and finally re-enable the
interrupt request (bit ENABLE = 1)
0
Does not change this bit state. This bit
is always read as logic 0
26
WE_ENABLE
W
Write enable
1
Enables this bit-state change during the
same register access
0
Does not change this bit state. This bit
is always read as logic 0
25
WE_ACTIVE_LOW
W
Write-enable active LOW
1
Enables the bit-state change during the
same register access
0
Does not change the bit state. This bit is
always read as logic 0
24 to 18 reserved
R
-
Reserved; do not modify. Read as logic
0