UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
142 of 362
NXP Semiconductors
UM10208
Chapter 12: LPC2800 Event router
4.3 Input Group 2 Registers
The registers listed in
have the bit assignments shown in
[1]
Signal corresponds to more than one bit.
Table 145. Registers related to Input Group 2
Register(s)
Address(es)
EVAPR2
0x8000 0CC8
EVATR2
0x8000 0CE8
EVECLR2
0x8000 0C28
EVESET2
0x8000 0C48
EVRSR2
0x8000 0D28
EVMASK2
0x8000 0C68
EVMCLR2
0x8000 0C88
EVMSET2
0x8000 0CA8
EVPEND2
0x8000 0C08
EVIOMK[0:4]2
0x8000 1408, 0x8000 1428, 0x8000 1448, 0x8000 1468, 0x8000 1488
EVIOMC[0:4]2 0x8000 1808, 0x8000 1828, 0x8000 1848, 0x8000 1868, 0x8000 1888
EVIOMS[0:4]2
0x8000 1C08, 0x8000 1C28, 0x8000 1C48, 0x8000 1C68, 0x8000 1C88
EVIOP[0:4]2
0x8000 1008, 0x8000 1028, 0x8000 1048, 0x8000 1068, 0x8000 1088
Table 146. Bit/Signal correspondence in input group 2 registers
Bit
31
30
29
28
27
26
25
24
Signal
SCL
WDOG
MD1/P5.4
ADCINT
Bit
23
22
21
20
19
18
17
16
Signal
RTCINT
T1CT1
T0CT1
cacheIRQ
cacheFIQ
RTS/P6.3
CTS/P6.2
TXD/P6.1
Bit
15
14
13
12
11
10
9
8
Signal
RXD/P6.0
MD0/P5.5
MD2/P5.3
MCMD/P5.1 MCLK/P5.0
OCLK/P3.3
Bit
7
6
5
4
3
2
1
0
Signal
LD7/P4.11
LD6/P4.10
LD5/P4.9
LD4/P4.8
LD3/P4.7
LD2/P4.6
LD1/P4.5
LD0/P4.4