
UM10237_2
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 02 — 19 December 2008
766 of 792
NXP Semiconductors
UM10237
Chapter 36: LPC24XX Supplementary information
Table 299.USB Device Interrupt Status register
Table 300.USB Device Interrupt Enable register
Table 301.USB Device Interrupt Enable register
Table 302.USB Device Interrupt Clear register
Table 303.USB Device Interrupt Clear register
Table 304.USB Device Interrupt Set register (USBDevIntSet
- address 0xFFE0 C20C) bit allocation . . . . .341
Table 305.USB Device Interrupt Set register (USBDevIntSet
- address 0xFFE0 C20C) bit description . . . .341
Table 306.USB Device Interrupt Priority register
Table 307.USB Endpoint Interrupt Status register
Table 308.USB Endpoint Interrupt Status register
Table 309.USB Endpoint Interrupt Enable register
Table 310.USB Endpoint Interrupt Enable register
Table 311. USB Endpoint Interrupt Clear register
Table 312.USB Endpoint Interrupt Clear register
Table 313.USB Endpoint Interrupt Set register (USBEpIntSet
- address 0xFFE0 C23C) bit allocation . . . . .345
Table 314.USB Endpoint Interrupt Set register (USBEpIntSet
- address 0xFFE0 C23C) bit description . . . .345
Table 315.USB Endpoint Interrupt Priority register
Table 316.USB Endpoint Interrupt Priority register
Table 317.USB Realize Endpoint register (USBReEp -
address 0xFFE0 C244) bit allocation . . . . . .347
Table 318.USB Realize Endpoint register (USBReEp -
address 0xFFE0 C244) bit description . . . . .347
Table 319.USB Endpoint Index register (USBEpIn - address
0xFFE0 C248) bit description . . . . . . . . . . . .348
Table 320.USB MaxPacketSize register (USBMaxPSize -
address 0xFFE0 C24C) bit description . . . . . 348
Table 321.USB Receive Data register (USBRxData -
address 0xFFE0 C218) bit description . . . . . 349
Table 322.USB Receive Packet Length register (USBRxPlen
- address 0xFFE0 C220) bit description . . . . 350
Table 323.USB Transmit Data register (USBTxData -
address 0xFFE0 C21C) bit description . . . . . 350
Table 324.USB Transmit Packet Length register
Table 325.USB Control register (USBCtrl - address 0xFFE0
C228) bit description . . . . . . . . . . . . . . . . . . . 351
Table 326.USB Command Code register (USBCmdCode -
address 0xFFE0 C210) bit description . . . . . 352
Table 327.USB Command Data register (USBCmdData -
address 0xFFE0 C214) bit description . . . . . 352
Table 328.USB DMA Request Status register (USBDMARSt
- address 0xFFE0 C250) bit allocation . . . . . 352
Table 329.USB DMA Request Status register (USBDMARSt
- address 0xFFE0 C250) bit description . . . . 353
Table 330.USB DMA Request Clear register (USBDMARClr
- address 0xFFE0 C254) bit description . . . . 353
Table 331.USB DMA Request Set register (USBDMARSet -
address 0xFFE0 C258) bit description . . . . . 354
Table 332.USB UDCA Head register (USBUDCAH - address
0xFFE0 C280) bit description . . . . . . . . . . . . 354
Table 333.USB EP DMA Status register (USBEpDMASt -
address 0xFFE0 C284) bit description . . . . . 354
Table 334.USB EP DMA Enable register (USBEpDMAEn -
address 0xFFE0 C288) bit description . . . . . 355
Table 335.USB EP DMA Disable register (USBEpDMADis -
address 0xFFE0 C28C) bit description . . . . . 355
Table 336.USB DMA Interrupt Status register (USBDMAIntSt
- address 0xFFE0 C290) bit description . . . . 356
Table 337.USB DMA Interrupt Enable register
Table 338.USB End of Transfer Interrupt Status register
Table 339.USB End of Transfer Interrupt Clear register
Table 340.USB End of Transfer Interrupt Set register
Table 341.USB New DD Request Interrupt Status register
Table 342.USB New DD Request Interrupt Clear register
Table 343.USB New DD Request Interrupt Set register