
UM10375
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2011. All rights reserved.
User manual
Rev. 3 — 14 June 2011
27 of 368
NXP Semiconductors
UM10375
Chapter 3: LPC13xx System configuration
3.5.19 SSP0 clock divider register
This register configures the SSP0 peripheral clock SSP0_PCLK. The SSP0_PCLK can be
shut down by setting the DIV bits to 0x0.
3.5.20 UART clock divider register
This register configures the UART peripheral clock UART_PCLK. The UART_PCLK can
be shut down by setting the DIV bits to 0x0.
Remark:
Note that for the LPC1311/13/42/43, the UART pins must be configured in the
IOCON block before the UART clock can be enabled. For the LPC1311/01 and
LPC1313/01 no special enabling sequence is required.
15
WDT
Enables clock for WDT.
0
0
Disabled
1
Enabled
16
IOCON
Enables clock for IO configuration block.
0
0
Disabled
1
Enabled
17
-
-
Reserved
0x00
18
SSP1
Enables clock for SSP1.
0
0
Disable
1
Enable
31:19
-
-
Reserved
0x00
Table 25.
System AHB clock control register (SYSAHBCLKCTRL, address 0x4004 8080) bit
description
…continued
Bit
Symbol
Value
Description
Reset
value
Table 26.
SSP0 clock divider register (SSP0CLKDIV, address 0x4004 8094) bit description
Bit
Symbol
Description
Reset value
7:0
DIV
SSP_PCLK clock divider values.
0: Disable SSP0_PCLK.
1: Divide by 1.
to
255: Divide by 255.
0x00
31:8
-
Reserved
0x00
Table 27.
UART clock divider register (UARTCLKDIV, address 0x4004 8098) bit description
Bit
Symbol
Description
Reset value
7:0
DIV
UART_PCLK clock divider values
0: Disable UART_PCLK.
1: Divide by 1.
to
255: Divide by 255.
0x00
31:8
-
Reserved
0x00