45.3.13 Master Clock Configuration Register 1 (LPI2Cx_MCCR1)
The MCCR1 cannot be changed when the I2C master is enabled and is used for high
speed mode transfers. The separate clock configuration for high speed mode allows
arbitration to take place in Fast mode (with timing configured by MCCR0), before
switching to high speed mode (with timing configured by MCCR1).
Address: Base a 50h offset
Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
LPI2Cx_MCCR1 field descriptions
Field
Description
31–30
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
29–24
DATAVD
Data Valid Delay
Minimum number of cycles (minus one) that is used as the data hold time for SDA. Must be configured
less than the minimum SCL low period.
23–22
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
21–16
SETHOLD
Setup Hold Delay
Minimum number of cycles (minus one) that is used by the master as the setup and hold time for a
(repeated) START condition and setup time for a STOP condition. The setup time is extended by the time
it takes to detect a rising edge on the external SCL pin. Ignoring any additional board delay due to external
loading, this is equal to (2 + FILTSCL) / 2^PRESCALE cycles.
15–14
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
13–8
CLKHI
Clock High Period
Minimum number of cycles (minus one) that the SCL clock is driven high by the master. The SCL high
time is extended by the time it takes to detect a rising edge on the external SCL pin. Ignoring any
additional board delay due to external loading, this is equal to (2 + FILTSCL) / 2^PRESCALE cycles.
7–6
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
CLKLO
Clock Low Period
Minimum number of cycles (minus one) that the SCL clock is driven low by the master. This value is also
used for the minimum bus free time between a STOP and a START condition.
Memory Map and Registers
Kinetis KE1xZ256 Sub-Family Reference Manual, Rev. 3, 07/2018
1144
NXP Semiconductors
Summary of Contents for Kinetis KE1xZ256
Page 2: ...Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 2 NXP Semiconductors...
Page 178: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 178 NXP Semiconductors...
Page 356: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 356 NXP Semiconductors...
Page 410: ...Interrupts Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 410 NXP Semiconductors...
Page 604: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 604 NXP Semiconductors...
Page 634: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 634 NXP Semiconductors...
Page 674: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 674 NXP Semiconductors...
Page 820: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 820 NXP Semiconductors...
Page 1030: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1030 NXP Semiconductors...
Page 1052: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1052 NXP Semiconductors...
Page 1066: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1066 NXP Semiconductors...
Page 1268: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1268 NXP Semiconductors...
Page 1314: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1314 NXP Semiconductors...
Page 1316: ...Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1316 NXP Semiconductors...