background image

 

7

 

http://www.national.com

 

In this example, we have captured data from a 12-Bit
ADC. Remember that the data that we are plotting is the
bin count information. The ADC output codes that were
exercised ranged from code 236 to code 3865. The maxi-
mum count was set to 16384 (with DIP switches 4 and 5
OFF) and for this particular data record the maximum
count was reached at the ADC output code of 3864. To
analyze the converter’s linearity, you can left click on the

 

“DNL_INL”

 

 button, and you will see the following

analysis window: 

For more information about this analysis technique,
please refer to Section IV of this document, the com-
ments in the DNL_INL script file, or the IEEE Standard for
Digitizing Waveform Recorders (IEEE Std 1057-1994). 

 

Section III. Capturing Data from the 
Diversity Receiver Chipset (DRCS) 
Evaluation Board

 

 

 

Diversity Receiver Chipset Evaluation Setup

Getting Started

 

To use the Data Capture board to capture data from
National’s DRCS Evaluation Board, you will need the fol-
lowing hardware, software, and documentation. Several
analysis tools are provided in the form of Matlab scripts.
It will prove helpful if the user has some familiarity with
the CLC5902 data sheet and the Diversity Receiver Eval-
uation Board User Manual document.

 

Hardware

 

1.  CLC730093 Data Capture Board. 

(CLC-CAPT-PCASM) 

2.  CLC730090 DRCS Evaluation Board. 

(CLC-DRCS-PCASM) 

3. DC Power Supply - The DRCS Evaluation and

Capture Board combination r5V at >1A. 

4. An IBM-Compatible Personal Computer running

Windows 95, Windows 98, or Windows NT with a
serial port capable of 115,200 baud. 

5.  Serial data cable to connect the data capture board

to the PC. 

6.  Low noise, filtered, IF Signal source for analog input

to DRCS. 

7.  OPTIONAL - Low jitter clock source (10 - 16dBm

sinewave) if DRCS crystal oscillator is removed. 

 

Software 

 

1. “Capture.exe” - Contained in the provided CDROM. 

2. Data storage space on PC hard drive (default path &

name = “c:\temp\data.dat”). 

3. Matlab (version 5.1 or higher) to run analysis routines. 

 

Documentation 

 

The following applicable documents can be found on the
provided CDROM, with the most current versions avail-
able on our website at http:// www.national.com:

1. CLC5526 - Data sheet for the Digitally controlled

Variable Gain Amplifier (DVGA). 

2. CLC5956 - Data sheet for the 12-bit, 65MSPS, IF

sampled ADC. 

3. CLC5902 - Data sheet for the Dual Digital Tuner/

AGC (DDC/AGC). 

4. Diversity Receiver ChipSet Evaluation Board User’s

Manual (for CLC-DRCS-PCASM). 

 

General Description and Program Options

 

Data from the Diversity Receiver ChipSet (DRCS)
Evaluation Board can be captured from either of its two
serial outputs, its parallel outputs, or its debug outputs.
The serial in-phase and quadrature-phase data can
also be captured simultaneously for quadrature data
analyses. The Data Capture Board always returns 32,768

BPF

Ain1

Ain2

CLK

VCC

GND

OPTIONAL

CLOCK SOURCE

FILTERED

I.F. SOURCE

+5V

VCC

(2A)

10-16dBm

To PC Serial

COMM PORT #1

64P I/O

CONNECTOR

DRCS

Evaluation

Board

Data

Capture

Board

Serial I/O

To PC Serial

COMM PORT #2

Summary of Contents for Data Capture Board CLC-CAPT-PCASM

Page 1: ...Receiver Transmitter an oscillator and a level translator IC The captured data is stored in either three 32K x 8 static RAMs organized into 24 bit words or in a FIFO containing 32K 18 bit words LEDs...

Page 2: ...n board An amplitude of 10 to 16dBm is recommended Here again the HP 8644B is a good choice Software 1 National Semiconductor Software All of the required software is provided on a CD ROM To install t...

Page 3: ...on board pin 20B The third jumper block J2 is unused Data Capture Board Block Diagram DIP Switches Five of the eight DIP switches are used to configure several capture functions as follows DIP switch...

Page 4: ...e Data Capture Board is powered up and the FPGA is initialized it is on to indicate that the board is ready After all the SRAM data has been output it is off LED 2 This LED is on when captured data is...

Page 5: ...ou start with the default file name and location shown Click on Default and then on OK If you do not have a C temp directory please make one The reason for this is that the Matlab script files for dat...

Page 6: ...configuration menu Select Histogram Debug as shown above and click on OK When the data capture control panel returns you can verify your capture settings by positioning the mouse over the progress bar...

Page 7: ...and Capture Board combination require 5V at 1A 4 An IBM Compatible Personal Computer running Windows 95 Windows 98 or Windows NT with a serial port capable of 115 200 baud 5 Serial data cable to conne...

Page 8: ...on The SRAM is useful for displaying time records of data or collecting contiguous blocks of slower data that have been decimated by the CLC5902 DDC The SRAM is the memory element used for the board s...

Page 9: ...rted Next is a discussion of the Mode functions and the related sub functions MODES There are four primary modes in which to run the data capture system each with its own associated options 1 Capture...

Page 10: ...ta source The DRCS Debug data will be displayed at the 15 bit resolution limit this is also the case for the DRCS 24 bit Serial Out data and the histogram will be centered about 16 384 assuming there...

Page 11: ...ditions The main portion of the noise power is contained in the carrier s immediate sidebands 5KHz Another point of interest is that there are several spectral lines about 75dBFS and 25KHz on either s...

Page 12: ...variable to 0 Setting the Dither variable excludes a lower portion of the spectrum from the FFT analysis and is intended to be used in conjunction with a base band dither signal being present at the...

Page 13: ...13 http www national com CLC CAPT PCASM Evaluation Board Layer 1 CLC CAPT PCASM Evaluation Board Layer 2 CLC CAPT PCASM Evaluation Board Layer 3 CLC CAPT PCASM Evaluation Board Layer 4...

Page 14: ...1 1 1 1 6 287 287 287 1 9 9 1 1 1 1 1 1 1 6 6 287 9 9 9 9 5 9 9 9 9 1 4 5 2 2 5 1 57 4 4 9 4 3 3 1 1 5 5 1 2 9 1 4 1 4 602 9 4 1 4 4 4 4 4 4 9 4 4 1 4 4 1 4 56 1 1 1 1 1 865 21 B 21 6 7 7 7 7 7 7 7 7...

Page 15: ...o perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness National Semiconductor National Semiconductor National Semicondu...

Reviews: