8-Slot NI PXIe-1082 Backplane Installation Guide
18
ni.com
System Synchronization Clock (PXI_CLK10, PXIe_CLK100,
PXIe_SYNC100) Specifications
10 MHz System Reference Clock: PXI_CLK10
Maximum slot-to-slot skew ....................500 ps
Accuracy .................................................±25 ppm max (guaranteed over
the operating temperature range)
Maximum jitter .......................................5 ps RMS phase-jitter (10 Hz to
1 MHz range)
Duty-factor..............................................45% to 55%
Unloaded signal swing............................3.3 V ±0.3 V
Note
For other specifications, refer to the
PXI-1 Hardware Specification
.
100 MHz System Reference Clock: PXIe_CLK100 and
PXIe_SYNC100
Maximum slot-to-slot skew ....................100 ps
Accuracy .................................................±25 ppm max (guaranteed over
the operating temperature range)
Maximum jitter .......................................3 ps RMS phase-jitter (10 Hz to
12 kHz range)
2 ps RMS phase-jitter (12 kHz to
20 MHz range)
Duty-factor for PXIe_CLK100...............45% to 55%
Absolute single-ended voltage swing
(When each line in the differential pair
has 50
Ω
termination to 1.30 V
or Thévenin equivalent)..........................400 to 1000 mV
Note
For other specifications, refer to the
PXI-5 PXI Express Hardware Specification
.
External 10 MHz Reference Out (on J36)
Accuracy .................................................±25 ppm max (guaranteed over
the operating temperature range)
Maximum jitter .......................................5 ps RMS phase-jitter (10 Hz to
1 MHz range)