2-110
Computer Group Literature Center Web Site
Hawk PCI Host Bridge & Multi-Processor Interrupt Controller
2
MPIC Registers
The following conventions are used in the Hawk register charts:
❏
R - Read Only field.
❏
R/W - Read/Write field.
❏
S - Writing a ONE to this field sets this field.
❏
C - Writing a ONE to this field clears this field.
MPIC Registers
The MPIC register map is shown in
. The "Off" field is the
address offset from the base address of the MPIC registers in the PPC-IO
or PPC-Memory space. Note that this map does not depict linear
addressing. The PCI-SLAVE of the PHB has two decoders for generating
the MPIC select. These decoders will generate a select and acknowledge
all accesses which are in a reserved 256K byte range. If the index into that
256K block does not decode a valid MPIC register address, the logic will
return $00000000.
The registers are 8, 16, or 32 bits accessible.
Table 2-19. MPIC Register Map
3
1
3
0
2
9
2
8
2
7
2
6
2
5
2
4
2
3
2
2
2
1
2
0
1
9
1
8
1
7
1
6
1
5
1
4
1
3
1
2
1
1
1
0 9 8 7 6 5 4 3 2 1 0
Off
FEATURE REPORTING REGISTER 0
$01000
GLOBAL CONFIGURATION REGISTER 0
$01020
MPIC VENDOR IDENTIFICATION REGISTER
$01080
PROCESSOR INIT REGISTER
$01090
IPI0 VECTOR-PRIORITY REGISTER
$010a0
IPI1 VECTOR-PRIORITY REGISTER
$010b0
IPI2 VECTOR-PRIORITY REGISTER
$010c0
IPI3 VECTOR-PRIORITY REGISTER
$010d0
Summary of Contents for MVME5100 Series
Page 1: ...MVME5100 Single Board Computer Programmer s Reference Guide V5100A PG2 September 2001 Edition ...
Page 16: ...xvi ...
Page 20: ...xx ...
Page 28: ...xxviii ...
Page 62: ...1 34 Computer Group Literature Center Web Site Product Data and Memory Maps 1 ...
Page 278: ...3 88 Computer Group Literature Center Web Site System Memory Controller SMC 3 ...
Page 288: ...4 10 Computer Group Literature Center Web Site Hawk Programming Details 4 ...
Page 320: ...Index IN 12 Computer Group Literature Center Web Site I N D E X ...