Chapter 2. Signal Descriptions
2-3
PRELIMINARY—SUBJECT TO CHANGE WITHOUT NOTICE
Signal Descriptions
SE
79
I
ATPG test scan enable, should be tied to Vss
Power and Ground
IVDD
10, 21, 41,
60, 71, 93
I
+1.8 Volts (power pins for core logic)
OVDD
5, 15, 25,
35, 43, 65,
81, 88, 97
I
+3.3 Volts (Power pins for I/O pads)
OVSS
3, 13, 23,
33, 42, 63,
80, 86, 95
I
0 Volts (Ground)
IVSS
8, 19, 39,
58, 69, 91
I
0 Volts (Ground)
Table 2-1. Pin Descriptions (Continued)
Signal
name
Pin
locations
Signal
type
Description
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..