Information Manual
DSP1611/17/18/27/28/29 DIGITAL SIGNAL PROCESSOR
April 1998
Parallel I/O (DSP1617 Only)
Lucent Technologies Inc.
DRAFT COPY
8-13
8.1 PIO Operation
(continued)
8.1.4 Peripheral Mode (Host Interface) (continued)
Polling the PSTAT Register
Polling the PSTAT register (see
) is identical to a passive or peripheral mode output. The main differ-
ence is the PSEL1 pin must be held high while PODS is asserted. No flags are affected; PIBF, POBE, and PSEL0
do not change.
5-4195
Figure 8-10. Polling PSTAT Timing
Note: For timing information, refer to the appropriate data sheet.
PB
FROM DSP
PODS FROM
EXTERNAL DEVICE
PSEL1 FROM
EXTERNAL DEVICE
PSEL2 FROM
EXTERNAL DEVICE
PSTAT STATUS
Summary of Contents for DSP1611
Page 18: ...Chapter 1 Introduction...
Page 27: ...Chapter 2 Hardware Architecture...
Page 52: ...Chapter 3 Software Architecture...
Page 116: ...Chapter 4 Instruction Set...
Page 154: ...Chapter 5 Core Architecture...
Page 176: ...Chapter 6 External Memory Interface...
Page 208: ...Chapter 7 Serial I O...
Page 237: ...Chapter 8 Parallel I O DSP1617 Only...
Page 261: ...Chapter 9 Parallel Host Interface PHIF DSP1611 18 27 28 29 Only...
Page 275: ...Chapter 10 Bit I O Unit...
Page 284: ...Chapter 11 JTAG Test Access Port...
Page 306: ...Chapter 12 Timer...
Page 313: ...Chapter 13 Bit Manipulation Unit...
Page 325: ...Chapter 14 Error Correction Coprocessor DSP1618 28 Only...
Page 350: ...Chapter 15 Interface Guide...
Page 367: ...Appendix A Instruction Encoding...
Page 379: ...Appendix B Instruction Set Summary...
Page 381: ...aD extractz aS IM16 B 52 aD insert aS arM B 53 aD insert aS IM16 B 54 aD aS aaT B 55...
Page 437: ...Index...