Information Manual
DSP1611/17/18/27/28/29 DIGITAL SIGNAL PROCESSOR
April 1998
External Memory Interface
Lucent Technologies Inc.
DRAFT COPY
6-3
6.1 EMI Function
(continued)
The external instruction/coefficient memory space has one segment (EROM) with four possible memory maps for
the internal instruction/coefficient segments. The memory maps for instruction/coefficient and data space are
shown in
through
Section 3.2, Memory Space and Addressing
describes how to select MAP1, 2,
3, or 4.
Table 6-1. DSP1611 Instruction/Coefficient Memory Map (X-Memory Space)
Decimal
Address
Address in
pc, pt, pi, pr
MAP1
†
(EXM = 0
LOWPR
‡
= 0)
† MAP1 is set automatically during an HDS trap. The user-selected map is restored at the end of the HDS trap service routine.
‡ LOWPR is an alf register bit. The Lucent Technologies development system tools can independently set the memory map.
MAP2 (EXM = 1
LOWPR = 0)
MAP3 (EXM = 0
LOWPR = 1)
MAP4 (EXM = 1
LOWPR = 1)
0
0x0000
0x03FF
IROM
(1K)
EROM
(48K)
RAM<1—12>
(12K)
RAM<1—12>
(12K)
1024
0x0400
0x2FFF
Reserved
(15K)
12288
0x3000
0x3FFF
Reserved
(4K)
Reserved
(4K)
16384
0x4000
0x43FF
EROM
(32K)
IROM
(1K)
EROM
(48K)
17408
0x4400
0x7FFF
Reserved
(15K)
32768
0x8000
0xBFFF
EROM
(32K)
49152
0xC000
0xDFFF
RAM<1—12>
(12K)
RAM<1—12>
(12K)
61439
65535
0xF000
0xFFFF
Reserved
(4K)
Reserved
(4K)
Summary of Contents for DSP1611
Page 18: ...Chapter 1 Introduction...
Page 27: ...Chapter 2 Hardware Architecture...
Page 52: ...Chapter 3 Software Architecture...
Page 116: ...Chapter 4 Instruction Set...
Page 154: ...Chapter 5 Core Architecture...
Page 176: ...Chapter 6 External Memory Interface...
Page 208: ...Chapter 7 Serial I O...
Page 237: ...Chapter 8 Parallel I O DSP1617 Only...
Page 261: ...Chapter 9 Parallel Host Interface PHIF DSP1611 18 27 28 29 Only...
Page 275: ...Chapter 10 Bit I O Unit...
Page 284: ...Chapter 11 JTAG Test Access Port...
Page 306: ...Chapter 12 Timer...
Page 313: ...Chapter 13 Bit Manipulation Unit...
Page 325: ...Chapter 14 Error Correction Coprocessor DSP1618 28 Only...
Page 350: ...Chapter 15 Interface Guide...
Page 367: ...Appendix A Instruction Encoding...
Page 379: ...Appendix B Instruction Set Summary...
Page 381: ...aD extractz aS IM16 B 52 aD insert aS arM B 53 aD insert aS IM16 B 54 aD aS aaT B 55...
Page 437: ...Index...