DDR2(+LP) Compliance Testing Methods of Implementation
87
Single-Ended Signals AC Input Parameters Tests
4
Test References
See Table 21 - AC Input Test Conditions in the
JEDEC Standard JESD79-2E
and Table 21 - AC Input
Test Conditions in the
JESD208
.
PASS Condition
The calculated Falling Slew value for the test signal should be greater than or equal to the SLEW
value.
Measurement Algorithm
1 Acquire and split read and write burst of the acquired signal. (See notes on DDR read/write
separation.).
2 Take the first valid WRITE burst found.
3 Find all valid DQ/DM/DQS falling edges in the burst. A valid falling edge starts at V
IH(AC)
crossing
and ends at the following V
IL(AC)
crossing.
4 For all valid falling edges, find the transition time, delta TR, which is time starting at V
REF
crossing and ending at the following V
IL(AC)
crossing.
5 Calculate the Falling Slew:
6 Determine the worst result from the set of Slew
F
measured.
FallingSlew
V
REF
V
–
IL AC
max
TF
------------------------------------
=
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...