80
SDRAM Precharge Control
When Enabled, all CPU cycles to SDRAM result in an All Banks
Precharge Command on the SDRAM interface.
DRAM Data Integrity Mode
Select Non-ECC or ECC (error-correcting code), according to the
type of installed DRAM.
System BIOS Cacheable
Selecting Enabled allows caching of the system BIOS ROM at
F0000h-FFFFFh, resulting in better system performance. However,
if any program writes to this memory area, a system error may
result.
Video BIOS Cacheable
Selecting Enabled allows caching of the video BIOS ROM at
C0000h to C7FFFh, resulting in better video performance. However,
if any program writes to this memory area, a system error may
result.
Video RAM Cacheable
Selecting Enabled allows caching of the video memory (RAM) at
A0000h to AFFFFh, resulting in better video performance. Howev-
er, if any program writes to this memory area, a memory access error
may result.
8/16 Bit I/O Recovery Time
The I/O recovery mechanism adds bus clock cycles between PCI-
originated I/O cycles to the ISA bus. This delay takes place
because the PCI bus is so much faster than the ISA bus.
These two fields let you add recovery time (in bus clock cycles) for
16-bit and 8-bit I/O.
Summary of Contents for 795.7105 series
Page 2: ......
Page 4: ...iv Intentionally Blank ...
Page 8: ...viii Intentionally Blank ...
Page 9: ...1 Chapter 1 General Information ...
Page 23: ...2 Chapter 2 Installation ...
Page 26: ...18 Intentionally Blank ...
Page 33: ...25 Board layout ...
Page 34: ...26 Board dimensions 0 00 0 00 0 00 0 00 ...
Page 38: ...30 Locating jumpers J4 J3 J2 J1 ...
Page 39: ...31 Locating connectors CN9 CN10 CN7 CN6 CN11 CN5 CN15 CN3 CN8 CN2 CN1 CN12 CN4 PWR1 ...
Page 71: ...5 Award BIOS Setup This chapter describes how to configure the BIOS for the system ...
Page 111: ...103 figure 4 2 Place the Supporting CD ROM in your CD ROM drive ...
Page 118: ...1 1 0 ...
Page 128: ...120 Intentionally Blank ...
Page 130: ...122 Intentionally Blank ...
Page 132: ...124 Intentionally Blank ...
Page 133: ......