XV-521BK/523GD/525BK/421BK
1-40
Pin No.
Symbol
I/O
Function
ZIVA3-PEO (5/5)
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
I
I/O
O
I
-
O
-
I
-
I
-
I
I
I
I
I
I
I
DVD-DATA7
/CDG-SCLK
DVD-DATA6
/CDG-SOS1
DVD-DATA5
/CDG-VFSY
DVD-DATA4
/CDG-SDATA
PIO10
VREQUEST
VSTROBE
VDD-3.3
NC
VSS
V-DACK
VDD-2.5
RESERVED
VSS
ERROR
HOST8SEL
HADDR0
HADDR1
HADDR2
DTACKSEL
CS
R/W
RD
DVD parallel compressed data from DVD DSP. When DVD DSP sends 32-bit words, it must write
the MSB first.
CDG-SDATA:CD+G (Subcode) Data.Indicates serial subcode data input.
CDG-VSFY:CD+G (Subcode)Frame Sync. Indicates frame-start or composite synchronization input.
CDG-SOS1:CD+G (Subcode) Block Sync.Indicates block-start synchronization input.
CDG-SCLK: CD+G(Subcode)Clock. Indicates subcode data clock input or output.
Programmable I/O pins. Input mode after reset.
Video request. Decoder asserts VREQUEST to indicate that the video input buffer has available
space.Polarity is programmable.
Video strobe. Programmable dual mode pulse. Asynchronous and synchronous. In Asynchronous
mode, an external source pulses VSTROBE to indicate data is ready for transfer. In synchronous
mode VSTROBE clock data.
3.3-V supply voltage for I/O signals.
No Connection
Ground for core logic and I/O signals.
In synchronous mode, Video data acknowledge. Asserted when DVD data is valid.Polarity is
programmable.
2.5-V supply voltage for core logic.
Tie to VSS or VDD-3.3
Ground for core logic and I/O signals.
Error in input data. If ERROR signal is not available from the DSP it must be grounded.
Always Ttie to VDD-3.3
Host address bus. 3-bit address bus selects one of eight host interface registers.
Tie HIGH to select WAIT signal, LOW to select DTACK signal (Motorola 68K mode).
Host chip select.Host asserts CS to select the decoder for a read or write operation.The falling
edge of this signal triggers the read or write operation.
Read/write strobe in M mode. write strobe in l mode.Host asserts R/W LOW to select write and
LOW to select read.
Read strobe in I mode. Must be held HIGH in M Mode
Summary of Contents for XV-421BK
Page 33: ...XV 521BK 523GD 525BK 421BK 1 33 NJM78M05FA IC953 Regulator 1 Terminal layout 2 Block diagram ...
Page 52: ...6 5 4 3 2 1 B C D E F G H I J A 7 XV 521BK 523GD 525BK 421BK 2 11 Voltage value section ...
Page 54: ...6 5 4 3 2 1 B C D E F G H I J A 7 XV 521BK 523GD 525BK 421BK 2 13 bottom side ...