XC886/888CLM
CORDIC Coprocessor
User’s Manual
11-14
V1.3, 2010-02
CORDIC Coprocessor, V 1.2.1
11.4
Low Power Mode
If the CORDIC Coprocessor functionality is not required at all, it can be completely
disabled by gating off its clock input for maximal power reduction. This is done by setting
bit CDC_DIS in register PMCON1 as described below. Refer to
for details
on peripheral clock management.
PMCON1
Power Mode Control Register 1
Reset Value: 00
H
7
6
5
4
3
2
1
0
0
CDC_DIS
CAN_DIS
MDU_DIS
T2_DIS
CCU_DIS
SSC_DIS
ADC_DIS
r
rw
rw
rw
rw
rw
rw
rw
Field
Bits
Type Description
CDC_DIS
6
rw
CORDIC Disable Request. Active high.
0
CORDIC is in normal operation (default).
1
Request to disable the CORDIC.
0
7
r
Reserved
Returns 0 if read; should be written with 0.
*