User Manual
483
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
General Purpose Timer Units (GPT12)
Whenever a transition according to the selection in bit field CI is detected at pin CAPIN, interrupt request flag
in register GPT12_CR is set. Setting any request flag will cause an interrupt to the respective timer or CAPREL
interrupt vector, if the respective interrupt enable bit is set.
There is an interrupt control register for each of the two timers (T5, T6) and for the CAPREL register. All
interrupt control registers have the same structure described in section Interrupt Control.
16.4.8
GPT2 Registers
16.4.8.1 GPT2 Timer Registers
Timer 5 Count Register
Timer 6 Count Register
GPT12E_T5
Offset
Reset Value
Timer 5 Count Register
2C
H
see
Field
Bits
Type
Description
RES
31:16
r
Reserved
T5
15:0
rwh
Timer T5 Current Value
Contains the current value of the timer T2
Table 259 RESET
Register Reset Type
Reset Values
Reset Short Name
Reset Mode
Note
RESET_TYPE_3
00000000
H
RESET_TYPE_3
GPT12E_T6
Offset
Reset Value
Timer 6 Count Register
30
H
see
Field
Bits
Type
Description
RES
31:16
r
Reserved
31
16
r
RES
15
0
rwh
T5
31
16
r
RES
15
0
rwh
T6