11. Signals > Endian Ordering
216
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
11.2
Endian Ordering
This document follows the bit-numbering convention adopted by
RapidIO Interconnect Specification
(Revision 1.3)
, where [0:7] is used to represent an 8 bit bus with bit 0 as the most-significant bit.
11.3
Port Numbering
The following table shows the mapping between port numbers and the physical ports. These port
numbers are used within the destination ID lookup tables for ingress RapidIO ports and in numerous
register configuration fields
Core Power
Core supply
Core Ground
Ground for core logic
I/O Power
I/O supply
N/C
No connect
These signals must be left unconnected.
Table 30: Tsi578 Port Numbering
Port Number
RapidIO Port
Mode
0
Serial Port 0 (SP0)
1x or 4x
1
Serial Port 1 (SP1)
1x
2
Serial Port 2 (SP2)
1x or 4x
3
Serial Port 3 (SP3)
1x
4
Serial Port 4 (SP4)
1x or 4x
5
Serial Port 5 (SP5)
1x
6
Serial Port 6 (SP6)
1x or 4x
7
Serial Port 7 (SP7)
1x
8
Serial Port 8 (SP8)
1x or 4x
9
Serial Port 9 (SP9)
1x
10
Serial Port 10 (SP10)
1x or 4x
11
Serial Port 11 (SP11)
1x
12
Serial Port 12 (SP12)
1x or 4x
Table 29: Signal Types (Continued)
Pin Type
Definition