3-28
Processor Interface
3.16.4 CPUERAD - Processor Error Address
Address Offset: x0C
Width:
32
Reset Value: x0000_0000
Access: Read
This register contains the processor address of any errors associated with processor to memory transfer or
processor transfers that generate an unsupported transfer type error.
3.16.5 CPUERAT - Processor Error Attributes
Address Offset: x10
Width:
32
Reset Value: x0000_0000
Access: Read
This register contains the processor transfer attributes for any errors associated with processor to memory
transfers or processor transfers that generate an unsupported transfer type error.
5
F_WR_ER_EN
0
Flash Write Error Enable
0 - Detection Disabled
1 - Detection Enabled
6
CPU_APE_EN
0
60x Address Parity Error Enable
0 - Detection Disabled
1 - Detection Enabled
7
CPU_DPE_EN
0
60x Data Parity Error Enable
0 - Detection Disabled
1 - Detection Enabled
8:31
0s
Reserved
Bit
Name
Reset
Value
Description
0:31
CPUERAD
0s
Processor Error Address
Bit
Name
Reset
Value
Description
0:4
CPUERTT
0s
Processor Error Transfer Type[0:4]
5:7
CPUERTS
0s
Processor Error Transfer Size[0:2]
8:31
0s
Reserved
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...