1-4
CPC700 User’s Manual—Preliminary
1.2 CPC700 Block Diagram
Figure 2. Functional Block Diagram
The block diagram illustrates the internal and external bus frequencies of the CPC700, given a 66MHz pro-
cessor bus. Each of the blocks in the diagram represents a core from the IBM Blue Logic core library. The
architecture is based on two primary busses, the Processor Local Bus (PLB) and the On Chip Peripheral
Bus (OPB). The PLB operates at the same frequency as the local processor bus. The OPB operates at half
of the frequency of the PLB.
Processor
SDRAM
ECC
ROM
Peripherals
1/2X
OPB
Bridge
UART
UART
I
2
C
I
2
C
GPT
(Timers)
66MHz Processor Local Bus (PLB)
33MHz On Chip P
e
ripher
al Bus (OPB)
119
104
2
2
2
2
12
1
9
52
PCI
JTAG
Misc.
UIC
(interrupts)
DCR Bus
System
5
25 to 66MHz PCI Bus
PLL
&
CPC700 ASIC
Interface
Interface
66MHz Processor Bus
8
Parity
or
Arbiter
PCI
Arb
Data
Parity
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...