CPC700 User’s Manual—Preliminary
6-3
PCI Bridge Options 2 register. Refer to Section 5.9.3.33, “Bridge Options 2” for details.
Figure 44. CPC700 Reset and Strapping Pin Timing
6.3.1 Reset Connectivity
As shown in Figure 45, a typical reset system is composed of several elements. The reset resources
(push-button, power supply supervisor, power-on reset, etc.) drive an active low signal into the
SYS_RESET_N input of the CPC700. The CPC700 activates the RESET_OUT_N signal from the asser-
tion of SYS_RESET_N until 500
µ
sec. after the deassertion of SYS_RESET_N.
Figure 45. Typical Reset System
Valid
SYS_RESET_N
RESET_OUT_N
RST_N
Strapping Pins
500us
2 SYS_CLOCKs (min)
2 SYS_CLOCKs (min)
SYS_RESET
RESET_OUT
.
.
.
CPC700
From Board
Reset Source
RISCWatch
Connector
603e,740,750
HRESET
TRST
SRESET
Board Logic
(Optional)
HRESET
TRST
SRESET
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...