CPC700 User’s Manual—Preliminary
5-41
5.9.3.31 PLB Slave Error Address Register 0 (SEAR0)
Address offset: 53h-50h
Width:
32
Reset Value:
0000h
Access:
Read
The PLB Slave Error Address register 0 contains the address associated with an error on the PLB bus as
indicated by the PLB slave asserting Sl[x]_MErr for a transaction initiated by the 60X-PLB interface. This
register is read-only.
5.9.3.32 PLB Slave Error Address Register 1 (SEAR1)
Address offset: 57h-54h
Width:
32
Reset Value:
0000h
Access:
Read
The PLB Slave Error Address register 1 contains the address associated with an error on the PLB bus as
indicated by the PLB slave asserting Sl[x]_MErr for a transaction initiated by the PCI Core. This register is
read-only.
5.9.3.33 Bridge Options 2
Address offset: 61h-60h
Width:
16
Reset Value:
0110h
Access:
Read/Write
31:29
M0ET
Master 0 (60X-PLB interface in the CPC700) Error Type
000 - No Error
001 - Parity Error
01x - Reserved
100 - Reserved
101 - Non-configured Bank Error
11x - Reserved
Table 57.Slave Error Syndrome Register Bits (Continued)
Bit(s)
Name
Description
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...