2.2.
7、DVI Digital Receiver SiI161B
General:
The Si
l
161B receiver uses Panel Link Digital technology to support high-resolution
displays up to UXGA. The Si
l
161B receiver supports up to true color panels (24 bit/pixel,
16.7M colors) in 1 or 2 pixels/clock mode. In addition, the receiver data output is time
staggered to reduce ground bounce that affects EMI. All Panel Link products are
designed on a scaleable CMOS architecture. This ensures support for future
performance requirements while maintaining the same logical interface. With this
scalable architecture, system designers can be assured that the interface will be fixed
through a number of technology and performance generations.
Pin Function Descriptions
:
Pin(s) Name
Function
90 RX0+
TMDS Low Voltage Differential Signal input data pairs
91 RX0-
TMDS Low Voltage Differential Signal input data pairs
85 RX1+
TMDS Low Voltage Differential Signal input data pairs
86 RX1-
TMDS Low Voltage Differential Signal input data pairs
80 RX2+
TMDS Low Voltage Differential Signal input data pairs
81 RX2-
TMDS Low Voltage Differential Signal input data pairs
93 RXC+
TMDS Low Voltage Differential Signal input clock pair.
94 RXC-
TMDS Low Voltage Differential Signal input clock pair.
49~56
QO0~QO7
8bit odd-pixel Blue output
59~66
QO8~QO15
8bit even-pixel Green output
69~75,77
QO16~QO23
8bit odd-pixel Red output
10~17
QE0~QE7
8bit even -pixel Blue output
20~27
QE8~QE15
8bit even -pixel Green output
30~37
QE16~QE23
8bit even -pixel Red output
99 RESERVED
Must be tied HIGH for normal operation.
100 OCK_INV
ODCK Polarity. A LOW level selects normal ODCK
output. A HIGH level selects inverted ODCK output.
1 HS_DJTR
This pin enables/disable the HSYNC dejitter function.
To enable the HSYNC function this pin should be tied
high. To
2 PD
Power Down (active LOW). A HIGH level indicates
normal operation. A LOW level indicates power down
mode.
3 ST
Output Drive. A HIGH level selects HIGH output drive
strength. A LOW level selects LOW output drive
strength.
4 PIXS
Pixel Select. A LOW level indicates one pixel (up to
24-bits) per clock mode using QE[23:0]. A HIGH level
indicates two pixels (up to 48-bits) per clock mode
using QE [23:0] for first pixel and QO[23:0] for second
pixel.
7 STAG_OUT
Staggered Output. A HIGH level selects normal
simultaneous outputs on all odd and even data lines.
24
Summary of Contents for H-PDP4201
Page 14: ...PW113 Block Diagram 14 ...
Page 18: ...18 ...
Page 19: ...PW1235 Block Diagram 2 2 5 TA2024 general 19 ...
Page 23: ...DS90CF383 Block Diagram 23 ...
Page 26: ...26 ...
Page 51: ...Annex 1 装配图 51 ...
Page 52: ...Annex 2 52 ...