![GRASS VALLEY 8990ARC - Instruction Manual Download Page 50](http://html1.mh-extra.com/html/grass-valley/8990arc/8990arc_instruction-manual_2257614050.webp)
50
8990ARC Instruction Manual
Functional Description
Functional Description
while reading the following func-
tional description.
Figure 21. 8990ARC Block Diagram
Input and Ancillary Data Processing
The input signal is deserialized and enters the control Field Programmable
Gate Array (FPGA). Sync is detected and is used to H-lock the system 27
MHz clock. All horizontal and vertical interval data is routed through the
ancillary date (ANC) bypass FIFO to delay match the re-sized active
picture data and is multiplexed back, with the re-sized data, to the parallel
data output. This output is serialized and output through 4 buffers and
connectors.
Active Picture Processing
The active picture portion is routed through the H and/or V re-sizing
portion shown. Depending on the mode and input format selected, H and
V will be scaled up or down. The maximum delay for this processing is
270 Mb input
270 Mb
Output
ANC Bypass
H & V re-size processing
Processor
and
Power
27 MHz clock
and PLL
27MHz
input h--lock
Processor I/F and Control FPGA
Coefficient loading
and control
GPI Input A/D
Input Y & C
FIFOs
Output Y & C
FIFOs
Horiz & Vert
Polyphase
Filter
8036_01r1
Summary of Contents for 8990ARC -
Page 6: ...6 8990ARC Instruction Manual Preface ...
Page 37: ...8990ARC Instruction Manual 37 Configuration Figure 14 Settings Web Page for 4 3 Output Format ...
Page 41: ...8990ARC Instruction Manual 41 Configuration Figure 18 8990ARC Slot Config Web Page ...
Page 52: ...52 8990ARC Instruction Manual Functional Description ...